Multi-FPGA systems offer the potential to deliver higher performance solutions than traditional computers for some low-level computing tasks. This requires a flexible hardware substrate and an automated mapping system. CHAMPION is an automated mapping system for implementing image processing applications in multi-FPGA systems under development at the University of Tennessee. CHAMPION will map applications in the Khoros Cantata graphical programming environment to hardware. The work described in this dissertation involves the automation of the CHAMPION backend design flow, which includes the partitioning problem, netlist to structural VHDL conversion, synthesis and placement and routing, and host code generation. The primary goal is to inves...
We discuss the implementation and evaluation of move-based hypergraph partitioning heuristics in the...
ParaFPGA 2011 marks the third mini-symposium devoted to the methodology, design and implementation o...
Abstract—Most high performance computing systems are large-scale computing systems, and consist tens...
Optimizing by partitioning is a central problem in VLSI design automation, addressing circuit’s manu...
Our approach to the problem of partitioning the design (represented as a hypergraph) into Multi-FPGA...
This paper presents a multi-way FPGA partitioning method. The basic idea is similar to one proposed ...
This paper presents a new recursive bipartitioning algorithms targeted for a hierarchical field-prog...
Abstract: An embedded multiprocessor field programmable gate array (FPGA) system has a powerful and...
[[abstract]]In this paper, we present a new integrated synthesis and partitioning method for multipl...
One of the critical issues for multi-FPGA systems is developing software tools for automatically map...
[[abstract]]In this paper, we present a new integrated synthesis and partitioning method for multipl...
In this paper, we introduce a new recursive partitioning paradigm PROP which combines partitioning, ...
As FPGA densities increase, partitioning-based FPGA placement approaches are becoming increasingly i...
Graph partitioning is a very important application that can be found in numerous areas, from finite ...
This paper considers the problem of partitioning a circuit into a collection of subcircuits, such th...
We discuss the implementation and evaluation of move-based hypergraph partitioning heuristics in the...
ParaFPGA 2011 marks the third mini-symposium devoted to the methodology, design and implementation o...
Abstract—Most high performance computing systems are large-scale computing systems, and consist tens...
Optimizing by partitioning is a central problem in VLSI design automation, addressing circuit’s manu...
Our approach to the problem of partitioning the design (represented as a hypergraph) into Multi-FPGA...
This paper presents a multi-way FPGA partitioning method. The basic idea is similar to one proposed ...
This paper presents a new recursive bipartitioning algorithms targeted for a hierarchical field-prog...
Abstract: An embedded multiprocessor field programmable gate array (FPGA) system has a powerful and...
[[abstract]]In this paper, we present a new integrated synthesis and partitioning method for multipl...
One of the critical issues for multi-FPGA systems is developing software tools for automatically map...
[[abstract]]In this paper, we present a new integrated synthesis and partitioning method for multipl...
In this paper, we introduce a new recursive partitioning paradigm PROP which combines partitioning, ...
As FPGA densities increase, partitioning-based FPGA placement approaches are becoming increasingly i...
Graph partitioning is a very important application that can be found in numerous areas, from finite ...
This paper considers the problem of partitioning a circuit into a collection of subcircuits, such th...
We discuss the implementation and evaluation of move-based hypergraph partitioning heuristics in the...
ParaFPGA 2011 marks the third mini-symposium devoted to the methodology, design and implementation o...
Abstract—Most high performance computing systems are large-scale computing systems, and consist tens...