For low-power digital ICs with ultra-wide voltage and frequency scaling (e.g., from the nominal supply voltage to the sub/near-threshold regime), achieving design closure can be a big challenge, especially when speed limits are pushed at very different voltages. This paper shares a practical logic synthesis recipe that helps to fulfill tight timing constraints. Our method includes: i) synthesizing circuits at a high voltage; ii) over-constraining maximal transition time; iii) pruning standard cell library based on cell delay degradation factor across voltages. This approach shows effectiveness on an industrial 90nm low-power micro-controller.</p
Traditionally, three metrics have been used to evaluate the quality of logic circuits -- size, speed...
This thesis covers the design, production and measurement of digital ultra-low voltage floating gate...
Scaling the voltage to the sub-threshold region is a convincing technique to achieve low power in di...
For low-power digital ICs with ultra-wide voltage and frequency scaling (e.g., from the nominal supp...
For low-power digital ICs with ultra-wide voltage and frequency scaling (e.g., from the nominal supp...
For low-power digital ICs with ultra-wide voltage and frequency scaling (e.g., from the nominal supp...
For low-power digital ICs with ultra-wide voltage and frequency scaling (e.g., from the nominal supp...
For low-power digital ICs with ultra-wide voltage and frequency scaling (e.g., from the nominal supp...
Ultra-low-voltage (ULV) logic offers the opportunity to operate at the minimum-energy point (MEP) fo...
With the advent of mobile electronics requiring ever more computing power from a limited energy supp...
Ultra-low-voltage operation improves energy efficiency of logic circuits by a factor of 10×, at the ...
Chatterjee S. Design of low-power digital circuits in the sub-threshold domain. Bielefeld: Universit...
International audienceThis paper presents a new transistor level design flow where it is possible to...
As electronics becomes more mobile, and its uses and applications more widespread, there is an incre...
83 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.This thesis presents algorithm...
Traditionally, three metrics have been used to evaluate the quality of logic circuits -- size, speed...
This thesis covers the design, production and measurement of digital ultra-low voltage floating gate...
Scaling the voltage to the sub-threshold region is a convincing technique to achieve low power in di...
For low-power digital ICs with ultra-wide voltage and frequency scaling (e.g., from the nominal supp...
For low-power digital ICs with ultra-wide voltage and frequency scaling (e.g., from the nominal supp...
For low-power digital ICs with ultra-wide voltage and frequency scaling (e.g., from the nominal supp...
For low-power digital ICs with ultra-wide voltage and frequency scaling (e.g., from the nominal supp...
For low-power digital ICs with ultra-wide voltage and frequency scaling (e.g., from the nominal supp...
Ultra-low-voltage (ULV) logic offers the opportunity to operate at the minimum-energy point (MEP) fo...
With the advent of mobile electronics requiring ever more computing power from a limited energy supp...
Ultra-low-voltage operation improves energy efficiency of logic circuits by a factor of 10×, at the ...
Chatterjee S. Design of low-power digital circuits in the sub-threshold domain. Bielefeld: Universit...
International audienceThis paper presents a new transistor level design flow where it is possible to...
As electronics becomes more mobile, and its uses and applications more widespread, there is an incre...
83 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.This thesis presents algorithm...
Traditionally, three metrics have been used to evaluate the quality of logic circuits -- size, speed...
This thesis covers the design, production and measurement of digital ultra-low voltage floating gate...
Scaling the voltage to the sub-threshold region is a convincing technique to achieve low power in di...