A slope analog-to-digital converter (ADC) amenable to be fully implemented on a digital field programmable gate array (FPGA) without requiring any external active or passive components is proposed in this paper. The amplitude information, encoded in the transition times of a standard LVDS differential input—driven by the analog input and by the reference slope generated by an FPGA output buffer—is retrieved by an FPGA time-to-digital converter. Along with the ADC, a new online calibration algorithm is developed to mitigate the influence of process, voltage, and temperature variations on its performance. Measurements on an ADC prototype reveal an analog input range from 0.3 V to 1.5 V, a least significant bit (LSB) of 2.6 mV, and an effectiv...
Abstract — Digital calibration techniques are widely utilized to linearize pipelined A/D converters ...
Integrating analog to digital converter (ADC) in single system on chip (SoC) is a significant demand...
Modern digital communication systems target satisfying multiple standards and different operating sc...
A slope analog-to-digital converter (ADC) amenable to be fully implemented on a digital field progra...
Analog to digital converters (ADCs) are indispensable nowadays. Analog signals are digitized earlier...
Includes bibliographical references (pages 81-86)In this project the design and modeling of an analo...
Slope and digital-ramp converters are normally limited to very low sampling rates, since they requir...
Slope and digital-ramp converters are normally limited to very low sampling rates, since they requir...
With the latest advancement in field-programmable gate array (FPGA) technology,the analog-to-digital...
An 80 MS/s analog-to-digital converter (ADC) based on single-slope conversion is presented which uti...
Pipelined analog-to-digital converter (ADC) design is popular for high speed data conversion (10-100...
International audienceThis paper exposes a method that gives us the possibility to use a low accurac...
This paper presents a new approach to linearity testing of analog-to-digital converters (ADCs) throu...
Analog-to-digital converters (ADCs) are widely used in communication systems to interface analog and...
The aim of this master’s thesis is to implement an ADC (Analog-to-Digital Converter) foraudio applic...
Abstract — Digital calibration techniques are widely utilized to linearize pipelined A/D converters ...
Integrating analog to digital converter (ADC) in single system on chip (SoC) is a significant demand...
Modern digital communication systems target satisfying multiple standards and different operating sc...
A slope analog-to-digital converter (ADC) amenable to be fully implemented on a digital field progra...
Analog to digital converters (ADCs) are indispensable nowadays. Analog signals are digitized earlier...
Includes bibliographical references (pages 81-86)In this project the design and modeling of an analo...
Slope and digital-ramp converters are normally limited to very low sampling rates, since they requir...
Slope and digital-ramp converters are normally limited to very low sampling rates, since they requir...
With the latest advancement in field-programmable gate array (FPGA) technology,the analog-to-digital...
An 80 MS/s analog-to-digital converter (ADC) based on single-slope conversion is presented which uti...
Pipelined analog-to-digital converter (ADC) design is popular for high speed data conversion (10-100...
International audienceThis paper exposes a method that gives us the possibility to use a low accurac...
This paper presents a new approach to linearity testing of analog-to-digital converters (ADCs) throu...
Analog-to-digital converters (ADCs) are widely used in communication systems to interface analog and...
The aim of this master’s thesis is to implement an ADC (Analog-to-Digital Converter) foraudio applic...
Abstract — Digital calibration techniques are widely utilized to linearize pipelined A/D converters ...
Integrating analog to digital converter (ADC) in single system on chip (SoC) is a significant demand...
Modern digital communication systems target satisfying multiple standards and different operating sc...