The use of floating-point hardware in FPGAs has long been considered infeasible or related to use in expensive devices and platforms. However, floating-point operations are crucial for many scientic computations and for efficient programming, floating-point is preferred. The IEEE Standard 754 for floating-point arithmetic provides a method that will yield the same results whether the processing is done in hardware, software or the combination of the two. However, the scope of this standard is much more comprehensivethan what is needed for many systems and can cause a lot of overhead. This thesis presents ways to lower the power consumption, area usage and latency by using a congurable floating-point unit (FPU) with variable bit-width.There ...
This paper presents the design and the implementation of a fully combinatorial floating point unit (...
A floating-point unit (FPU) colloquially is a math coprocessor, which is a part of a computer system...
Abstract—Nowadays industrial monoprocessor and multipro-cessor systems make use of hardware floating...
The use of floating-point hardware in FPGAs has long been considered infeasible or related to use in...
Abstract—With the density of FPGAs steadily increasing, FPGAs have reached the point where they are ...
While Application Specific Instruction Set Processors (ASIPs) have allowed designers to create proc...
Currently, each CPU has one or additional Floating Point Units (FPUs) integrated inside it. It is us...
This paper describes an open-source and highly scalable floating-point unit (FPU) for embedded syste...
Modern embedded systems are in charge of an increasing number of tasks that extensively...
Currently, the most powerful supercomputers can provide tens of petaflops. Future many-core systems ...
Abstract. As FPGA densities have increased, the feasibility of using floatingpoint computations on F...
Abstract—This paper proposes Hybrid Floating-Point Modules (HFPMs) as a method to improve software f...
Abstract—Energy-efficient computation is critical if we are going to continue to scale performance i...
The Data-Intensive Architecture (DIVA) system incorporates Processing-In-Memory (PIM) chips as smart...
Abstract – Although the use of floating point hardware in FPGAs has long been considered unfeasible ...
This paper presents the design and the implementation of a fully combinatorial floating point unit (...
A floating-point unit (FPU) colloquially is a math coprocessor, which is a part of a computer system...
Abstract—Nowadays industrial monoprocessor and multipro-cessor systems make use of hardware floating...
The use of floating-point hardware in FPGAs has long been considered infeasible or related to use in...
Abstract—With the density of FPGAs steadily increasing, FPGAs have reached the point where they are ...
While Application Specific Instruction Set Processors (ASIPs) have allowed designers to create proc...
Currently, each CPU has one or additional Floating Point Units (FPUs) integrated inside it. It is us...
This paper describes an open-source and highly scalable floating-point unit (FPU) for embedded syste...
Modern embedded systems are in charge of an increasing number of tasks that extensively...
Currently, the most powerful supercomputers can provide tens of petaflops. Future many-core systems ...
Abstract. As FPGA densities have increased, the feasibility of using floatingpoint computations on F...
Abstract—This paper proposes Hybrid Floating-Point Modules (HFPMs) as a method to improve software f...
Abstract—Energy-efficient computation is critical if we are going to continue to scale performance i...
The Data-Intensive Architecture (DIVA) system incorporates Processing-In-Memory (PIM) chips as smart...
Abstract – Although the use of floating point hardware in FPGAs has long been considered unfeasible ...
This paper presents the design and the implementation of a fully combinatorial floating point unit (...
A floating-point unit (FPU) colloquially is a math coprocessor, which is a part of a computer system...
Abstract—Nowadays industrial monoprocessor and multipro-cessor systems make use of hardware floating...