This paper presents a single precision floating point arithmetic unit with support for multiplication, addition, fused multiply-add, reciprocal, square-root and inverse squareroot with high-performance and low resource usage. The design uses a piecewise 2nd order polynomial approximation to implement reciprocal, square-root and inverse square-root. The unit can be configured with any number of operations and is capable to calculate any function with a throughput of one operation per cycle. The floatingpoint multiplier of the unit is also used to implement the polynomial approximation and the fused multiply-add operation. We have compared our implementation with other state-of-the-art proposals, including the Xilinx Core-Gen operators, and c...
Floating point arithmetic is a common requirement in signal processing, image processing and real ti...
ABSTRACT: Multiplication is one of the common arithmetic operations in Digital Signal Processing(DSP...
Abstract—This paper presents a unified architecture for the compact implementation of several key el...
This paper presents a single precision floating point arithmetic unit with support for multiplicatio...
We present low cost FPGA floating-point arithmetic circuits for all the common operations, i.e. addi...
This paper presents the sequential and pipelined designs of a double precision floating point divide...
FPGAs are increasingly being used in the high performance and scientific computing community to impl...
This paper proposes a novel method for performing square root operation on floating-point numbers re...
This paper proposes a novel method for performing square root operation on floating-point numbers re...
This paper proposes a novel method for performing square root operation on floating-point numbers re...
This paper describes the parameterisation, implementation and eval-uation of floating-point adders a...
This paper describes the parameterisation, implementation and evaluation of floating-point adders a...
This paper presents a single precision floating point unit de-sign for multiplication and addition/s...
Space applications rely increasingly on high data rate DSP algorithms. These algorithms use double p...
Floating point arithmetic is a common requirement in signal processing, image processing and real ti...
Floating point arithmetic is a common requirement in signal processing, image processing and real ti...
ABSTRACT: Multiplication is one of the common arithmetic operations in Digital Signal Processing(DSP...
Abstract—This paper presents a unified architecture for the compact implementation of several key el...
This paper presents a single precision floating point arithmetic unit with support for multiplicatio...
We present low cost FPGA floating-point arithmetic circuits for all the common operations, i.e. addi...
This paper presents the sequential and pipelined designs of a double precision floating point divide...
FPGAs are increasingly being used in the high performance and scientific computing community to impl...
This paper proposes a novel method for performing square root operation on floating-point numbers re...
This paper proposes a novel method for performing square root operation on floating-point numbers re...
This paper proposes a novel method for performing square root operation on floating-point numbers re...
This paper describes the parameterisation, implementation and eval-uation of floating-point adders a...
This paper describes the parameterisation, implementation and evaluation of floating-point adders a...
This paper presents a single precision floating point unit de-sign for multiplication and addition/s...
Space applications rely increasingly on high data rate DSP algorithms. These algorithms use double p...
Floating point arithmetic is a common requirement in signal processing, image processing and real ti...
Floating point arithmetic is a common requirement in signal processing, image processing and real ti...
ABSTRACT: Multiplication is one of the common arithmetic operations in Digital Signal Processing(DSP...
Abstract—This paper presents a unified architecture for the compact implementation of several key el...