Ascertaining correctness of digital hardware designs through simulation does not scale-up for large designs because of the sheer combinatorics of the problem. Formal verification of hardware designs holds promise because its computational complexity is of the order of number of different types of components (and not number of components in the design). This approach requires the specification of the behavior and the design in a formal language, and reason with them using a theorem prover. In this paper we attempt to develop a methodology for writing and using these specifications for some important classes of hardware circuits. We examine digital hardware verification in the HOL-90 environment. (HOL-90 is a proof checker written in Standard...
Nowadays, the formal verification of hardware is gaining a lot of importance in the design flow of m...
A logic simulator can prove the correctness of a digital circuit if it can be shown that only circui...
In this paper, we enrich VHDL with new specification constructs intended for hardware verification. ...
Ascertaining correctness of digital hardware designs through simulation does not scale-up for large ...
Hardware description languages have been used in industry since the 1960s to document and simulate h...
The aim of this thesis is to investigate the integration of hardware description lamguaages (HDLs) a...
this paper, a verification method is presented which combines the advantages of deduction style proo...
This thesis explores building provably correct software and hardware inside the HOL4 interactive the...
Designing modern processors is a great challenge as they involve millions of components. Traditional...
) Ramayya Kumar, Thomas Kropf, Klaus Schneider University of Karlsruhe, Institute of Computer Design...
This thesis explores building provably correct software and hardware inside the HOL4 interactive the...
The use of formal methods to verify the correctness of digital circuits is less constrained by the g...
. In this paper, we present methods for eliminating higher-order quantifiers in proof goals arising ...
Ensuring the functional correctness of hardware early in the design cycle is crucial for both econom...
In this paper we explore the specification and verification of VLSI designs. The paper focuses on ab...
Nowadays, the formal verification of hardware is gaining a lot of importance in the design flow of m...
A logic simulator can prove the correctness of a digital circuit if it can be shown that only circui...
In this paper, we enrich VHDL with new specification constructs intended for hardware verification. ...
Ascertaining correctness of digital hardware designs through simulation does not scale-up for large ...
Hardware description languages have been used in industry since the 1960s to document and simulate h...
The aim of this thesis is to investigate the integration of hardware description lamguaages (HDLs) a...
this paper, a verification method is presented which combines the advantages of deduction style proo...
This thesis explores building provably correct software and hardware inside the HOL4 interactive the...
Designing modern processors is a great challenge as they involve millions of components. Traditional...
) Ramayya Kumar, Thomas Kropf, Klaus Schneider University of Karlsruhe, Institute of Computer Design...
This thesis explores building provably correct software and hardware inside the HOL4 interactive the...
The use of formal methods to verify the correctness of digital circuits is less constrained by the g...
. In this paper, we present methods for eliminating higher-order quantifiers in proof goals arising ...
Ensuring the functional correctness of hardware early in the design cycle is crucial for both econom...
In this paper we explore the specification and verification of VLSI designs. The paper focuses on ab...
Nowadays, the formal verification of hardware is gaining a lot of importance in the design flow of m...
A logic simulator can prove the correctness of a digital circuit if it can be shown that only circui...
In this paper, we enrich VHDL with new specification constructs intended for hardware verification. ...