An unclocked analog decision-feedback equalizer (ADFE) is implemented in a 0.18-??m 40 GHz ft CMOS process to equalize legacy FR-4 backplane channels at 8-10-Gb/sec. The critical first feedback-loop latency requirement of the DFE is met by using a novel unclocked feedback topology and current-mode logic (CML) circuit building blocks. The circuit consists of a 4-tap linear analog feed-forward filter that cancels pre-cursor inter-symbol interference (ISI) to partially open the eye and a novel 1-tap analog tunable CML feedback filter that enables cancellation of the first post-cursor at 10-Gb/sec without the use of smaller process nodes or speculative techniques. The chip with pads occupies 1.04 mm2 and draws 240 mA DC current from a 1.8 V sup...
This thesis proposes an analog front end (AFE) design of a 112 Gbps PAM-4 SERDES receiver in 16 nm F...
The proposed 2 post-tap decision feedback equalizer (DFE) implementation consists of two equalizing ...
In high-speed (10+Gb/s) chip-to-chip links, the primary impairments to signal integrity are noise, c...
A novel analog decision-feedback equalizer (ADFE) is presented to compensate for modal dispersion in...
Abstract—The power consumption of wireline circuits has become increasingly more critical as the pin...
This dissertation develops an unclocked receiver analog decision-feedback equalizer (ADFE) circuit a...
10-Gb/s data transmission over optical fiber is limited in reach due to optical dispersion phenomena...
process is described. A number of broadbanding and calibration techniques are used, which allow high...
A guideline on how to design and specify a Decision Feedback Equalizer (DFE) for bitrates of 10 Gbps...
Abstract—Decision-feedback equalization (DFE) is explored to reduce inter-symbol interference (ISI) ...
A new 1-tap predictive decision feedback equalizer (prDFE), implemented in 40-nm CMOS LP process, ac...
A new 1-tap predictive decision feedback equalizer (prDFE), implemented in 40-nm CMOS LP process, ac...
Decision-feedback equalization (DFE) is explored to reduce inter-symbol interference (ISI) and cross...
Decision feedback equalization (DFE) is a popular technique to counteract inter-symbol interference ...
Abstract-A half-rate decision feedback equalizer (DFE) with two infinite impulse response (IIR) filt...
This thesis proposes an analog front end (AFE) design of a 112 Gbps PAM-4 SERDES receiver in 16 nm F...
The proposed 2 post-tap decision feedback equalizer (DFE) implementation consists of two equalizing ...
In high-speed (10+Gb/s) chip-to-chip links, the primary impairments to signal integrity are noise, c...
A novel analog decision-feedback equalizer (ADFE) is presented to compensate for modal dispersion in...
Abstract—The power consumption of wireline circuits has become increasingly more critical as the pin...
This dissertation develops an unclocked receiver analog decision-feedback equalizer (ADFE) circuit a...
10-Gb/s data transmission over optical fiber is limited in reach due to optical dispersion phenomena...
process is described. A number of broadbanding and calibration techniques are used, which allow high...
A guideline on how to design and specify a Decision Feedback Equalizer (DFE) for bitrates of 10 Gbps...
Abstract—Decision-feedback equalization (DFE) is explored to reduce inter-symbol interference (ISI) ...
A new 1-tap predictive decision feedback equalizer (prDFE), implemented in 40-nm CMOS LP process, ac...
A new 1-tap predictive decision feedback equalizer (prDFE), implemented in 40-nm CMOS LP process, ac...
Decision-feedback equalization (DFE) is explored to reduce inter-symbol interference (ISI) and cross...
Decision feedback equalization (DFE) is a popular technique to counteract inter-symbol interference ...
Abstract-A half-rate decision feedback equalizer (DFE) with two infinite impulse response (IIR) filt...
This thesis proposes an analog front end (AFE) design of a 112 Gbps PAM-4 SERDES receiver in 16 nm F...
The proposed 2 post-tap decision feedback equalizer (DFE) implementation consists of two equalizing ...
In high-speed (10+Gb/s) chip-to-chip links, the primary impairments to signal integrity are noise, c...