Gate-arrays are the most common design style for semicustom VLSI integrated circuits. An important part of the gate-array design process is the routing of wires between the logic elements, which is an extremely compute-intensive operation. This paper presents an algorithm for routing gate-arrays that uses a hypercube connected parallel processor to provide the necessary computation power. In order to make optimal use of the hypercube, the routing algorithm is organized so that interprocessor communication is kept to minimum. It occurs only during the global routing and crossing placement phases of the algorithm, which constitute less than 15% of the total running time of the algorithm. On the basis of the results of executing the algorithm ...
Advances in LSI technology allow the system designer to implement large amounts of processing capabi...
Data parallel programming provides a simple and powerful framework for designing parallel algorithms...
We consider several basic problems in VLSI routing such as river routing between rectangles, routing...
Gate-arrays are the most common design style for semicus-tom VLSI integrated circuits. An important ...
The routing problem of VLSI layout design is computationally very expensive because of the inherent ...
This paper describes an experiment in which parallel routing is performed on a medium grained hyperc...
This paper describes a new detailed routing algorithm that has been designed specifically for the ty...
grantor: University of TorontoIn the thirteen years since their introduction, Field-Progra...
This paper addresses several issues involved for routing in Field-Programmable Gate Arrays (FPGAs) t...
Many times, routing of signal nets in the layout design of VLSI circuits turns out to be a bottlenec...
This thesis considers the problems arising from VLSI routing design. Algorithms are proposed for sol...
This paper addresses several issues involved for routing in Field-Programmable Gate Arrays (FPGAs) t...
The computational requirements for high quality synthesis, analysis, and verification of VLSI design...
A Field-Programmable Gate Array (FPGA) is a (re)programmable logic device that implements multi-leve...
This paper presents an efficient global routing algorithm for a hierarchical inter-connection archit...
Advances in LSI technology allow the system designer to implement large amounts of processing capabi...
Data parallel programming provides a simple and powerful framework for designing parallel algorithms...
We consider several basic problems in VLSI routing such as river routing between rectangles, routing...
Gate-arrays are the most common design style for semicus-tom VLSI integrated circuits. An important ...
The routing problem of VLSI layout design is computationally very expensive because of the inherent ...
This paper describes an experiment in which parallel routing is performed on a medium grained hyperc...
This paper describes a new detailed routing algorithm that has been designed specifically for the ty...
grantor: University of TorontoIn the thirteen years since their introduction, Field-Progra...
This paper addresses several issues involved for routing in Field-Programmable Gate Arrays (FPGAs) t...
Many times, routing of signal nets in the layout design of VLSI circuits turns out to be a bottlenec...
This thesis considers the problems arising from VLSI routing design. Algorithms are proposed for sol...
This paper addresses several issues involved for routing in Field-Programmable Gate Arrays (FPGAs) t...
The computational requirements for high quality synthesis, analysis, and verification of VLSI design...
A Field-Programmable Gate Array (FPGA) is a (re)programmable logic device that implements multi-leve...
This paper presents an efficient global routing algorithm for a hierarchical inter-connection archit...
Advances in LSI technology allow the system designer to implement large amounts of processing capabi...
Data parallel programming provides a simple and powerful framework for designing parallel algorithms...
We consider several basic problems in VLSI routing such as river routing between rectangles, routing...