Hardware platforms for real-time embedded systems are evolving towards heterogeneous architectures comprising different types of processing cores and dedicated hardware accelerators, which can be implemented on silicon or dynamically deployed on FPGA fabric. Such accelerators typically access a shared memory to exchange a significant amount of data with other processing elements. Existing COTS solutions focus on maximizing the overall throughput of the system, rather than guaranteeing the timing constraints of individual hardware accelerators. This paper presents the AXI budgeting unit (ABU), a hardware-based solution to implement a bandwidth reservation mechanism on top of the AMBA AXI standard infrastructure for hardware accelerators depl...
FPGA-based system-on-chips (SoC) are powerful computing platforms to implement mixed-criticality sys...
Hardware accelerators, such as those based on GPUs and FPGAs, offer an excellent opportunity to effi...
This artifact provides the means for reproducing the experiments presented in the paper "Modeling an...
International audienceHardware platforms for real-time embedded systems are evolving towards heterog...
FPGA System-on-Chips (SoCs) are heterogeneous platforms that combine general-purpose processors with...
Modern computing platforms for embedded systems are evolving towards heterogeneous architectures com...
FPGA System-on-Chips (SoCs) are heterogeneous platforms that combine general-purpose processors with...
HyperTransport provides a flexible, low latency and high bandwidth interconnection between processor...
A new class of accelerator interfaces has signi cant implications on system architecture. An order o...
Many FPGAs vendors have recently included embedded processors in their devices, like Xilinx with AR...
FPGA technology is becoming a vital alternative to CPU-based processing as the performance of CPU te...
Computational demands are continuously increasing, driven by the growing resource demands of applica...
The subject of this work is the design and the implementation of hardware components which can accel...
The multi-processor cores in SoC which have high burst data transactions can play a critical role wh...
ABSTRACT Cooperation of CPU and hardware accelerator to accomplish computational intensive tasks, pr...
FPGA-based system-on-chips (SoC) are powerful computing platforms to implement mixed-criticality sys...
Hardware accelerators, such as those based on GPUs and FPGAs, offer an excellent opportunity to effi...
This artifact provides the means for reproducing the experiments presented in the paper "Modeling an...
International audienceHardware platforms for real-time embedded systems are evolving towards heterog...
FPGA System-on-Chips (SoCs) are heterogeneous platforms that combine general-purpose processors with...
Modern computing platforms for embedded systems are evolving towards heterogeneous architectures com...
FPGA System-on-Chips (SoCs) are heterogeneous platforms that combine general-purpose processors with...
HyperTransport provides a flexible, low latency and high bandwidth interconnection between processor...
A new class of accelerator interfaces has signi cant implications on system architecture. An order o...
Many FPGAs vendors have recently included embedded processors in their devices, like Xilinx with AR...
FPGA technology is becoming a vital alternative to CPU-based processing as the performance of CPU te...
Computational demands are continuously increasing, driven by the growing resource demands of applica...
The subject of this work is the design and the implementation of hardware components which can accel...
The multi-processor cores in SoC which have high burst data transactions can play a critical role wh...
ABSTRACT Cooperation of CPU and hardware accelerator to accomplish computational intensive tasks, pr...
FPGA-based system-on-chips (SoC) are powerful computing platforms to implement mixed-criticality sys...
Hardware accelerators, such as those based on GPUs and FPGAs, offer an excellent opportunity to effi...
This artifact provides the means for reproducing the experiments presented in the paper "Modeling an...