A limited network stack is implemented on an FPGA for use in nuclear physics experiments to transfer data directly from front-end electronics to a PC over Ethernet. This is done using an FPGA board equipped with a connector attached to a PHY chip. Code was written for this FPGA to handle the physical and most of the link layer. Higher layers of network communication were implemented in the FPGA, using a hardware design called Fakernet. Fakernet handles the rest of the link layer as well as network and transport layer protocols. This results in a design that sufficiently handles protocols needed for establishing a connection between nodes on a network (ICMP, ARP) and to be configured using a UDP interface. It is able to send data to a PC usi...
In recent years, network bandwidth has increased at a rapid pace, moving from 10G, to 40G/100G, to 4...
The introduction of reconfigurable devices such as the field programmable gate arrays (FPGA) have pr...
State-of-the-art arrays of detectors, that require digital processing, may have a sizeable number of...
The main objective of the thesis has been the design and implementation of a complete UDP/IP Etherne...
This article presents and describes the implementation of an Ethernet communication platform for de...
The purpose of this Master's thesis is to provide a feasibility study of encapsulating and transmitt...
Reconfigurable devices, such as the field programmable gate arrays (FPGA), have provided electrical,...
The capability of processing high bandwidth data streams in real-time is a computational requirement...
The computer engineering group at Linköping University has parts of their research dedicated to netw...
In recent days, Field-Programmable Gate Array (FPGA) and Digital Signal Processing (DSP) devices are...
FPGA based solutions become more common in embedded systems these days. These systems need to commun...
NaNet is a modular design of a family of FPGA-based PCIe Network Interface Cards specialized for low...
This thesis deals with the design and implementation of an FPGA-based platform for rapid development...
With the increasing number of Internet services, the flexible and reliable TCP/IP protocol suite has...
Abstract- Multiprocessor system on chip is emerging as a new trend for System on chip design but the...
In recent years, network bandwidth has increased at a rapid pace, moving from 10G, to 40G/100G, to 4...
The introduction of reconfigurable devices such as the field programmable gate arrays (FPGA) have pr...
State-of-the-art arrays of detectors, that require digital processing, may have a sizeable number of...
The main objective of the thesis has been the design and implementation of a complete UDP/IP Etherne...
This article presents and describes the implementation of an Ethernet communication platform for de...
The purpose of this Master's thesis is to provide a feasibility study of encapsulating and transmitt...
Reconfigurable devices, such as the field programmable gate arrays (FPGA), have provided electrical,...
The capability of processing high bandwidth data streams in real-time is a computational requirement...
The computer engineering group at Linköping University has parts of their research dedicated to netw...
In recent days, Field-Programmable Gate Array (FPGA) and Digital Signal Processing (DSP) devices are...
FPGA based solutions become more common in embedded systems these days. These systems need to commun...
NaNet is a modular design of a family of FPGA-based PCIe Network Interface Cards specialized for low...
This thesis deals with the design and implementation of an FPGA-based platform for rapid development...
With the increasing number of Internet services, the flexible and reliable TCP/IP protocol suite has...
Abstract- Multiprocessor system on chip is emerging as a new trend for System on chip design but the...
In recent years, network bandwidth has increased at a rapid pace, moving from 10G, to 40G/100G, to 4...
The introduction of reconfigurable devices such as the field programmable gate arrays (FPGA) have pr...
State-of-the-art arrays of detectors, that require digital processing, may have a sizeable number of...