he growth of high-performance application in computer graphics, signal processing and scientific computing is a key driver for high performance, fixed latency; pipelined floating point dividers. Solutions available in the literature use large lookup table for double precision floating point operations.In this paper, we propose a cost effective, fixed latency pipelined divider using modified Taylor-series expansion for double precision floating point operations. We reduce chip area by using a smaller lookup table. We show that the latency of the proposed divider is 49.4 times the latency of a full-adder. The proposed divider reduces chip area by about 81% than the pipelined divider in [9] which is based on modified Taylor-series
In recent years computer applications have increased in their computational complexity. The industry...
In this paper we present different optimization techniques on look-up table based algorithms for dou...
Abstract: Floating-point unit is an integral part of any modern microprocessor. The fused multiply ...
UnrestrictedDue to the constant advances in VLSI technology and the prevalence of many applications ...
High speed computation is the need of today’s generation of Processors. To accomplish this major tas...
Space applications rely increasingly on high data rate DSP algorithms. These algorithms use double p...
Current Floating-point divisor architectures have low frequency, larger area and high latency in nat...
This paper presents the sequential and pipelined designs of a double precision floating point divide...
With growing FPGA capacities, applications requiring more intensive use of floating-point arithmetic...
This paper presents floating point multiplier capable of supporting wide range of application domain...
VHDL Code available on digital file.Title from first page of PDF file (viewed November 17, 2010)Incl...
Double precision floating-point arithmetic is inadequate for many scientific computations. This pape...
Abstract:- Floating point arithmetic is widely used in many areas. IEEE Standard 754 floating point ...
Abstract. As FPGA densities have increased, the feasibility of using floatingpoint computations on F...
This paper presents different computational algorithms to implement single precision floating point ...
In recent years computer applications have increased in their computational complexity. The industry...
In this paper we present different optimization techniques on look-up table based algorithms for dou...
Abstract: Floating-point unit is an integral part of any modern microprocessor. The fused multiply ...
UnrestrictedDue to the constant advances in VLSI technology and the prevalence of many applications ...
High speed computation is the need of today’s generation of Processors. To accomplish this major tas...
Space applications rely increasingly on high data rate DSP algorithms. These algorithms use double p...
Current Floating-point divisor architectures have low frequency, larger area and high latency in nat...
This paper presents the sequential and pipelined designs of a double precision floating point divide...
With growing FPGA capacities, applications requiring more intensive use of floating-point arithmetic...
This paper presents floating point multiplier capable of supporting wide range of application domain...
VHDL Code available on digital file.Title from first page of PDF file (viewed November 17, 2010)Incl...
Double precision floating-point arithmetic is inadequate for many scientific computations. This pape...
Abstract:- Floating point arithmetic is widely used in many areas. IEEE Standard 754 floating point ...
Abstract. As FPGA densities have increased, the feasibility of using floatingpoint computations on F...
This paper presents different computational algorithms to implement single precision floating point ...
In recent years computer applications have increased in their computational complexity. The industry...
In this paper we present different optimization techniques on look-up table based algorithms for dou...
Abstract: Floating-point unit is an integral part of any modern microprocessor. The fused multiply ...