During normal operation, there are periods of time in which units in a digital system (adders, multipliers etc.) are inactive, i.e. are not processing any useful data. These ?latent periods? may be exploited to continually perform sets of unit tests, thus providing a dynamic indication of the healthiness of the system with little or no effect on its performance. This paper details an analysis technique for identifying and quantifying these latent periods by modelling the flow of control through the system as a Markov chain, which takes into account branching and feedback in the controller. The resulting data describes the distribution of latent periods in an entire design, and, given a testing requirement in the form of a minimum number of ...
Journal ArticleThis paper presents a design flow for timed asynchronous circuits. It introduces laz...
This thesis concerns the problem of timing verification and synthesis of circuits for robust delay f...
Journal ArticleWe propose a simulation-based technique for analysis and optimization of extended bur...
Most digital systems at some time during use have areas (modules) that are "dead" in the sense that ...
Timing Verification consists of validating the path delays (primary input or storage element to prim...
The inevitable fluctuation in fabrication processes re-sults in LSI chips with various critical path...
This paper examines the effects of increasing the latency in pipeline systems. The high level synthe...
High-level synthesis (HLS) tools automatically transform a high-level program, for example in C/C++ ...
Validation, comprising functional verification and performance evaluation, is critical for complex h...
Test generation for sequential VLSI circuits has remained a formidable problem to solve. The problem...
The choice of a clock period in designs with multicycle operations have a major influence on operato...
Abstract-In this paper, we present a method of testing digital cir-cuits during normal operation. Th...
The paper presents a review of a comparative study of two separate techniques for obtaining importan...
This paper presents a design flow for timed asynchronous circuits. It introduces lazy transitions sy...
The move to deep submicron processes has brought about new problems that designers must contend with...
Journal ArticleThis paper presents a design flow for timed asynchronous circuits. It introduces laz...
This thesis concerns the problem of timing verification and synthesis of circuits for robust delay f...
Journal ArticleWe propose a simulation-based technique for analysis and optimization of extended bur...
Most digital systems at some time during use have areas (modules) that are "dead" in the sense that ...
Timing Verification consists of validating the path delays (primary input or storage element to prim...
The inevitable fluctuation in fabrication processes re-sults in LSI chips with various critical path...
This paper examines the effects of increasing the latency in pipeline systems. The high level synthe...
High-level synthesis (HLS) tools automatically transform a high-level program, for example in C/C++ ...
Validation, comprising functional verification and performance evaluation, is critical for complex h...
Test generation for sequential VLSI circuits has remained a formidable problem to solve. The problem...
The choice of a clock period in designs with multicycle operations have a major influence on operato...
Abstract-In this paper, we present a method of testing digital cir-cuits during normal operation. Th...
The paper presents a review of a comparative study of two separate techniques for obtaining importan...
This paper presents a design flow for timed asynchronous circuits. It introduces lazy transitions sy...
The move to deep submicron processes has brought about new problems that designers must contend with...
Journal ArticleThis paper presents a design flow for timed asynchronous circuits. It introduces laz...
This thesis concerns the problem of timing verification and synthesis of circuits for robust delay f...
Journal ArticleWe propose a simulation-based technique for analysis and optimization of extended bur...