CMOS technology is scaling down to meet the performance, production cost, and power requirements of the microelectronics industry. The increase in the transistor leakage current is one of the most important negative side effects of technology scaling. Leakage affects not only the standby and active power consumption, but also the circuit reliability, since it is strongly correlated to the process variations. Leakage current influences circuit performance differently depending on: operating conditions (e.g., standby, active, burn in test), circuit family (e.g., logic or memory), and environmental conditions (e.g., temperature, supply voltage). Until the introduction of high-K gate dielectrics in the lower nanometer technology nodes, gate lea...
Graduation date: 2005Recent trends in CMOS technology and scaling of devices clearly indicate that l...
[[abstract]]In this paper, we demonstrate the effects of CMOS technology scaling on the high tempera...
[[abstract]]In this paper, we demonstrate the effects of CMOS technology scaling on the high tempera...
Supply voltages and threshold voltages continue to be aggressively scaled down in order to obtain po...
Because of the continued scaling of technology and supply-threshold voltage, leakage power has becom...
High leakage current in deep sub-micron regimes is a significant contributor to the power dissipatio...
AbstractThe leakage power dissipation has become one of the most challenging issues in low power VLS...
Prevailing CMOS design practice has been very conservative with regard to choice of transistor thres...
Power consumption of VLSI (Very Large Scale Integrated) circuits has been growing at an alarmingly r...
A rapid growth in semiconductor technology and increasing demand for portable devices powered up by ...
Abstract: This paper presents a comprehensive study of leakage reduction techniques applicable to CM...
Minimizing dynamic power consumption in digital circuits was the primary design objective in most of...
Abstract: This paper presents a comprehensive study of leakage reduction techniques applicable to CM...
CMOS technology has scaled aggressively over the past few decades in an effort to enhance functional...
In this paper, a novel low-power design technique is proposed to minimize the standby leakage power ...
Graduation date: 2005Recent trends in CMOS technology and scaling of devices clearly indicate that l...
[[abstract]]In this paper, we demonstrate the effects of CMOS technology scaling on the high tempera...
[[abstract]]In this paper, we demonstrate the effects of CMOS technology scaling on the high tempera...
Supply voltages and threshold voltages continue to be aggressively scaled down in order to obtain po...
Because of the continued scaling of technology and supply-threshold voltage, leakage power has becom...
High leakage current in deep sub-micron regimes is a significant contributor to the power dissipatio...
AbstractThe leakage power dissipation has become one of the most challenging issues in low power VLS...
Prevailing CMOS design practice has been very conservative with regard to choice of transistor thres...
Power consumption of VLSI (Very Large Scale Integrated) circuits has been growing at an alarmingly r...
A rapid growth in semiconductor technology and increasing demand for portable devices powered up by ...
Abstract: This paper presents a comprehensive study of leakage reduction techniques applicable to CM...
Minimizing dynamic power consumption in digital circuits was the primary design objective in most of...
Abstract: This paper presents a comprehensive study of leakage reduction techniques applicable to CM...
CMOS technology has scaled aggressively over the past few decades in an effort to enhance functional...
In this paper, a novel low-power design technique is proposed to minimize the standby leakage power ...
Graduation date: 2005Recent trends in CMOS technology and scaling of devices clearly indicate that l...
[[abstract]]In this paper, we demonstrate the effects of CMOS technology scaling on the high tempera...
[[abstract]]In this paper, we demonstrate the effects of CMOS technology scaling on the high tempera...