Hardware designers and engineers typically need to explore a multi-parametric design space in order to find the best configuration for their designs using simulations that can take weeks to months to complete. For example, designers of special purpose chips need to explore parameters such as the optimal bit width and data representation. This is the case for the development of complex algorithms such as Low-Density Parity-Check (LDPC) decoders used in modern communication systems. Currently, high-performance computing offers a wide set of acceleration options, that range from multicore CPUs to graphics processing units (GPUs) and FPGAs. Depending on the simulation requirements, the ideal architecture to use can vary. In this paper we propos...
We present Golden Gate, an FPGA-based simulation tool that decouples the timing of an FPGA host plat...
The semiconductor industry has been working constantly to reduce transistor size and thereby to get ...
Recent developments in processor architecture have settled a shift from sequential processing to par...
Hardware designers and engineers typically need to explore a multi-parametric design space in order ...
The design cycle for complex special-purpose computing systems is extremely costly and time-consumin...
Open Compute Language (OpenCL) has been proposed as a platform-independent parallel execution framew...
Low-density parity-check (LDPC) block codes are popular forward error correction schemes due to the...
International audienceThe work presented deals with the evaluation of F-PGAs resurgence for hardware...
Modern mobile devices are equipped with various accelerated processing units to handle computational...
The problem of automatically generating hardware modules from high level application representations...
In this paper, efficient LDPC block-code decoders/simulators which run on graphics processing units ...
Many emerging applications require hardware acceleration due to their growing computational intensit...
We present Golden Gate, an FPGA-based simulation tool that decouples the timing of an FPGA host plat...
OpenCL has been proposed as a means of accelerating functional computation using FPGA and GPU accele...
The proliferation of heterogeneous computing systems presents the parallel computing community with ...
We present Golden Gate, an FPGA-based simulation tool that decouples the timing of an FPGA host plat...
The semiconductor industry has been working constantly to reduce transistor size and thereby to get ...
Recent developments in processor architecture have settled a shift from sequential processing to par...
Hardware designers and engineers typically need to explore a multi-parametric design space in order ...
The design cycle for complex special-purpose computing systems is extremely costly and time-consumin...
Open Compute Language (OpenCL) has been proposed as a platform-independent parallel execution framew...
Low-density parity-check (LDPC) block codes are popular forward error correction schemes due to the...
International audienceThe work presented deals with the evaluation of F-PGAs resurgence for hardware...
Modern mobile devices are equipped with various accelerated processing units to handle computational...
The problem of automatically generating hardware modules from high level application representations...
In this paper, efficient LDPC block-code decoders/simulators which run on graphics processing units ...
Many emerging applications require hardware acceleration due to their growing computational intensit...
We present Golden Gate, an FPGA-based simulation tool that decouples the timing of an FPGA host plat...
OpenCL has been proposed as a means of accelerating functional computation using FPGA and GPU accele...
The proliferation of heterogeneous computing systems presents the parallel computing community with ...
We present Golden Gate, an FPGA-based simulation tool that decouples the timing of an FPGA host plat...
The semiconductor industry has been working constantly to reduce transistor size and thereby to get ...
Recent developments in processor architecture have settled a shift from sequential processing to par...