Abstract—In this paper we present a practical low-end embed-ded system solution for Internet Protocol Security (IPSec) imple-mented on the smallest Xilinx Field Programmable Gate Array (FPGA) device in the Virtex 4 family. The proposed solution supports the three main IPSec protocols: Encapsulating Security Payload (ESP), Authentication Header (AH) and Internet Key Exchange (IKE). This system uses efficiently hardware-software co-design and partial reconfiguration techniques. Thanks to utilization of both methods we were able to save a significant portion of hardware resources with a relatively small penalty in terms of performance. In this work we propose a division of the basic mechanisms of IPSec protocols, namely cryptographic algorithm...
Nowadays, the information security has achieved a great importance, both when information is sent th...
Abstract. Providing secure, reliable communications is a big challenge to guarantee confidentiality,...
This work reports Partial Reconfiguration (PR) by which selected areas of an FPGA can be reconfigure...
Abstract—In this paper we present a practical low-end embed-ded system solution for Internet Protoco...
peer-reviewedThis work implements an FPGA (Field Programmable Gate Array) based reconfigurable IPSec...
With today's great demand for secure communications systems, there is a growing demand for real-time...
This paper describes an FPGA-based system for IPsec security of high-speed data across commodity IP ...
In this paper, we present a high-throughput FPGA implementation of IPSec core. The core supports bot...
IPSec is a suite of protocols that adds security to communications at the IP level. This suite of pr...
In modern digital world, there is a strong demand for efficient data streams processing methods. One...
This thesis discusses how the protocol suite IPSec could be implemented efficiently in a network s...
In this paper, the hardware implementation of the MD5 algorithm on reconfigurable devices, such as F...
Cryptographic accelerators and security processors are often used in embedded systems in order to en...
Abstract: The Advanced Encryption Standard (AES) is a specification for the encryption of electronic...
This paper describes a highly scalable architecture based on field-programmable gate-array (FPGA) te...
Nowadays, the information security has achieved a great importance, both when information is sent th...
Abstract. Providing secure, reliable communications is a big challenge to guarantee confidentiality,...
This work reports Partial Reconfiguration (PR) by which selected areas of an FPGA can be reconfigure...
Abstract—In this paper we present a practical low-end embed-ded system solution for Internet Protoco...
peer-reviewedThis work implements an FPGA (Field Programmable Gate Array) based reconfigurable IPSec...
With today's great demand for secure communications systems, there is a growing demand for real-time...
This paper describes an FPGA-based system for IPsec security of high-speed data across commodity IP ...
In this paper, we present a high-throughput FPGA implementation of IPSec core. The core supports bot...
IPSec is a suite of protocols that adds security to communications at the IP level. This suite of pr...
In modern digital world, there is a strong demand for efficient data streams processing methods. One...
This thesis discusses how the protocol suite IPSec could be implemented efficiently in a network s...
In this paper, the hardware implementation of the MD5 algorithm on reconfigurable devices, such as F...
Cryptographic accelerators and security processors are often used in embedded systems in order to en...
Abstract: The Advanced Encryption Standard (AES) is a specification for the encryption of electronic...
This paper describes a highly scalable architecture based on field-programmable gate-array (FPGA) te...
Nowadays, the information security has achieved a great importance, both when information is sent th...
Abstract. Providing secure, reliable communications is a big challenge to guarantee confidentiality,...
This work reports Partial Reconfiguration (PR) by which selected areas of an FPGA can be reconfigure...