Abstract—New computer architectures are being proposed and will be implanted in the next few years. A common trend to improve the system performance is to include some reconfigurable logic components into future multi-core chips. Several prototypes already exist but there still is a lack of support from the programming models, the compilers and the operating system. Reconfigurable architectures enable a new execution model based on hardware accelerators. There have been several efforts in the last few years to extend the thread abstraction to include the characteristics of these new reconfigurable elements. the CPU, the inherent model is different from what hardware accelerators should expect. In this paper we present a new way of managing ...
Abstract—This paper introduces hthreads, a unifying program-ming model for specifying application th...
Summarization: Mapping computational intensive applications on reconfigurable technology for acceler...
In this thesis hardware-software intercommunication in a reconfigurable system has been investigated...
In this work, a hybrid CPU/accelerator platform, which runs a standard operating system, is proto-ty...
International audienceDynamic reconfiguration of hardware resources is increasingly used in applicat...
Hardware accelerators have become permanent features in the post-Dennard computing landscape, displa...
In this thesis we describe a new generic approach for accelerating software functions using a reconf...
This work studies programmability enhancing abstractions in the context of accelerators and heteroge...
This paper focuses on mastering the architecture development of reconfigurable hardware accelerators...
This paper focuses on mastering the architecture development of reconfigurable hardware accelerators...
Dynamically reconfigurable architectures have demonstrated superior performance in comparison to the...
Summarization: Crafting accelerators using reconfigurable hardware is a promising way to achieve imp...
Hardware accelerators are used to speed up execution of specific tasks such as video coding. Often t...
In this paper, we describe a generic approach for integrating a dynamically reconfigurable device in...
International audienceDynamic reconfiguration of hardware resources is increasingly used in applicat...
Abstract—This paper introduces hthreads, a unifying program-ming model for specifying application th...
Summarization: Mapping computational intensive applications on reconfigurable technology for acceler...
In this thesis hardware-software intercommunication in a reconfigurable system has been investigated...
In this work, a hybrid CPU/accelerator platform, which runs a standard operating system, is proto-ty...
International audienceDynamic reconfiguration of hardware resources is increasingly used in applicat...
Hardware accelerators have become permanent features in the post-Dennard computing landscape, displa...
In this thesis we describe a new generic approach for accelerating software functions using a reconf...
This work studies programmability enhancing abstractions in the context of accelerators and heteroge...
This paper focuses on mastering the architecture development of reconfigurable hardware accelerators...
This paper focuses on mastering the architecture development of reconfigurable hardware accelerators...
Dynamically reconfigurable architectures have demonstrated superior performance in comparison to the...
Summarization: Crafting accelerators using reconfigurable hardware is a promising way to achieve imp...
Hardware accelerators are used to speed up execution of specific tasks such as video coding. Often t...
In this paper, we describe a generic approach for integrating a dynamically reconfigurable device in...
International audienceDynamic reconfiguration of hardware resources is increasingly used in applicat...
Abstract—This paper introduces hthreads, a unifying program-ming model for specifying application th...
Summarization: Mapping computational intensive applications on reconfigurable technology for acceler...
In this thesis hardware-software intercommunication in a reconfigurable system has been investigated...