A High Speed Low Power Adder in Multi Output Domino Logic

  • Neeraj Jain
  • Puran Gour
  • Brahmi Shrman
ORKG logo View in ORKG
Publication date
November 2014

Abstract

Speed and power is the major constraint in modern digital design. We have to design the high speed, less number of transistor as a prime consideration. The low power carry look ahead adder using static CMOS transmission gate logic that overcomes the limitation of series connected pass transistors in the carry propagation path. In this approach it is required to find the longest critical paths in the multi-bit adders and then shortening the path to reduce the total critical path delay. The design simulation on microwind layout tool shows the worst-case delay in ns and total power consumption in microwatt range

Extracted data

We use cookies to provide a better user experience.