Enhancement/depletion (E/D) logic is an attractive application of the double-diffused MOS (DMOS) technology, since no extra diffusions or ion implantations are required. Design rules are studied taking into account several criteria such as space-saving and optimum noise immunity. It is evidenced that some particular features of the DMOS driver, such as the fact that short-channel characteristics are obtained from a full-size device, deeply modifies the relations existing between the electrical characteristics of a gate and its `real estate'. Results are compared to conventional E/D logic. Two specific design regions are pointed out: low power and high speed. The first one normally results from the standard DMOS technology, making use of a ,...
Vertical Double Gate (DG) Metal Oxide Semiconductor Field Effect Transistor (MOSFET) is believed to ...
Double-diffused Metal Oxide Semiconductor (DMOS) transistors are widely used in silicon based High-V...
A linearly graded doping drift region with step gate structure, used for improvement of reduced surf...
Self-aligned polysilicon gate technology was applied to double-diffused MOS (DMOS) construction in a...
Our study involves the design, fabrication, and characterization of the basic depletion mode MOSFET ...
As the scaling of CMOS technologies approaches the end of the roadmap, interests in alternative CMOS...
An experimental and theoretical study of the 1/f noise and the thermal noise in double-diffused MOS ...
In this brief, transient characterization of a novel self-aligned metal/poly-Si gate planar double-d...
In this paper, with the help of simulations the concepts of source/drain (S/D) impurity profile engi...
A well understanding of basic structure of Double Diffused Metal Oxide Semiconductor (DMOS) and the ...
A concept for the integration of intermitted trench gates into silicon lateral double-diffused metal...
An investigation of boron distribution close to SiO2-Si interface has been made using both SIMS and ...
The objective vividly defines a new low-power and high-speed logic family; named Self Resetting Logi...
In today’s era low power dissipation, high speed and area efficient design has become one of the foc...
Vertical Double Gate (DG) Metal Oxide Semiconductor Field Effect Transistor (MOSFET) is believed to ...
Double-diffused Metal Oxide Semiconductor (DMOS) transistors are widely used in silicon based High-V...
A linearly graded doping drift region with step gate structure, used for improvement of reduced surf...
Self-aligned polysilicon gate technology was applied to double-diffused MOS (DMOS) construction in a...
Our study involves the design, fabrication, and characterization of the basic depletion mode MOSFET ...
As the scaling of CMOS technologies approaches the end of the roadmap, interests in alternative CMOS...
An experimental and theoretical study of the 1/f noise and the thermal noise in double-diffused MOS ...
In this brief, transient characterization of a novel self-aligned metal/poly-Si gate planar double-d...
In this paper, with the help of simulations the concepts of source/drain (S/D) impurity profile engi...
A well understanding of basic structure of Double Diffused Metal Oxide Semiconductor (DMOS) and the ...
A concept for the integration of intermitted trench gates into silicon lateral double-diffused metal...
An investigation of boron distribution close to SiO2-Si interface has been made using both SIMS and ...
The objective vividly defines a new low-power and high-speed logic family; named Self Resetting Logi...
In today’s era low power dissipation, high speed and area efficient design has become one of the foc...
Vertical Double Gate (DG) Metal Oxide Semiconductor Field Effect Transistor (MOSFET) is believed to ...
Double-diffused Metal Oxide Semiconductor (DMOS) transistors are widely used in silicon based High-V...
A linearly graded doping drift region with step gate structure, used for improvement of reduced surf...