Circuit techniques for enabling a sub-0.9V logic-compatible embedded DRAM (eDRAM) are presented. A boosted 3T gain cell increases read margin, enhances read speed and improves data retention time. A regulated bit-line write scheme and a read reference bias generator are proposed to cope with write disturbance issues and PVT variations. Measurement results from a 64kb eDRAM test chip implemented in a 65nm low-leakage CMOS process demonstrate the effectiveness of the proposed techniques
Embedded memories, mostly implemented with static random access memory (SRAM), dominate the area and...
This paper describes low-voltage RAM designs for stand-alone and embedded memories in terms of signa...
With the advent of the slowdown in DRAM capacitor scaling [1] and the increased reliability problems...
Logic compatible gain cell (GC) embedded DRAM (eDRAM) arrays are considered an alternative to SRAM d...
Logic-compatible gain-cell embedded DRAM (GC-eDRAM) is an emerging alternative to conventional SRAM ...
Logic-compatible 2T and 3T embedded DRAMs (eDRAM) have recently gained their popularity in embedded ...
Logic-compatible 2T and 3T embedded DRAMs (eDRAM) have recently gained their popularity in embedded ...
This paper explores the feasibility, in terms of performance and reliability, of gain-cell embedded ...
Nowadays, EDRAMs become a new direction in the research society since it has higher density. However...
This paper presents a 9T multi-threshold (MTCMOS) SRAM macro with equalized bitline leakage and a co...
Sub-threshold circuits (sub-V T) are a promising alternative in the implementation of low power elec...
The minimization of very large-scale integrated circuits is facing a great challenge as the demands ...
Gain-Cell embedded DRAM (GC-eDRAM) has recently been recognized as a possible alternative to traditi...
Logic compatible gain cell (GC)-embedded DRAM (eDRAM) arrays are considered an alternative to SRAM d...
textThis report discusses the design of read/write assist circuits which are used in a SRAM cell’s d...
Embedded memories, mostly implemented with static random access memory (SRAM), dominate the area and...
This paper describes low-voltage RAM designs for stand-alone and embedded memories in terms of signa...
With the advent of the slowdown in DRAM capacitor scaling [1] and the increased reliability problems...
Logic compatible gain cell (GC) embedded DRAM (eDRAM) arrays are considered an alternative to SRAM d...
Logic-compatible gain-cell embedded DRAM (GC-eDRAM) is an emerging alternative to conventional SRAM ...
Logic-compatible 2T and 3T embedded DRAMs (eDRAM) have recently gained their popularity in embedded ...
Logic-compatible 2T and 3T embedded DRAMs (eDRAM) have recently gained their popularity in embedded ...
This paper explores the feasibility, in terms of performance and reliability, of gain-cell embedded ...
Nowadays, EDRAMs become a new direction in the research society since it has higher density. However...
This paper presents a 9T multi-threshold (MTCMOS) SRAM macro with equalized bitline leakage and a co...
Sub-threshold circuits (sub-V T) are a promising alternative in the implementation of low power elec...
The minimization of very large-scale integrated circuits is facing a great challenge as the demands ...
Gain-Cell embedded DRAM (GC-eDRAM) has recently been recognized as a possible alternative to traditi...
Logic compatible gain cell (GC)-embedded DRAM (eDRAM) arrays are considered an alternative to SRAM d...
textThis report discusses the design of read/write assist circuits which are used in a SRAM cell’s d...
Embedded memories, mostly implemented with static random access memory (SRAM), dominate the area and...
This paper describes low-voltage RAM designs for stand-alone and embedded memories in terms of signa...
With the advent of the slowdown in DRAM capacitor scaling [1] and the increased reliability problems...