abstract: Digital architectures for data encryption, processing, clock synthesis, data transfer, etc. are susceptible to radiation induced soft errors due to charge collection in complementary metal oxide semiconductor (CMOS) integrated circuits (ICs). Radiation hardening by design (RHBD) techniques such as double modular redundancy (DMR) and triple modular redundancy (TMR) are used for error detection and correction respectively in such architectures. Multiple node charge collection (MNCC) causes domain crossing errors (DCE) which can render the redundancy ineffectual. This dissertation describes techniques to ensure DCE mitigation with statistical confidence for various designs. Both sequential and combinatorial logic are separated using ...
In this thesis, a methodology is developed to experimentally test and evaluate a programmable logic ...
A radiation strike on semiconductor device may lead to charge collection, which may manifest as a wr...
Due to technology scaling, which means reduced transistor size, higher density, lower voltage and mo...
With decreasing feature sizes, lowered supply voltages and increasing operating frequencies, the rad...
The reliable operation of Integrated Circuits (ICs) has become increasingly difficult to achieve in ...
abstract: Clock generation and distribution are essential to CMOS microchips, providing synchronizat...
Circuits that need to operate in harsh environments such as in space, military, nuclear reactors, et...
Radiation from terrestrial and space environments is a great danger to integrated circuits (ICs). A ...
The occurrence of transient faults like soft errors in computer circuits poses a significant challen...
Design techniques for radiation hardening of integrated circuits in commercial CMOS technologies are...
Abstract In this paper, we present a new radiation tolerant CMOS standard cell library, and demonst...
Design techniques for radiation hardening of integrated circuits in commercial CMOS technologies are...
Radiation induced soft errors is a well-known problem in electronic designs. It happens due to ioniz...
The main objective of this thesis is to develop techniques that can beused to analyze and mitigate t...
With the relentless shrinking of the minimum feature size of VLSI Integrated Circuits (ICs), reducti...
In this thesis, a methodology is developed to experimentally test and evaluate a programmable logic ...
A radiation strike on semiconductor device may lead to charge collection, which may manifest as a wr...
Due to technology scaling, which means reduced transistor size, higher density, lower voltage and mo...
With decreasing feature sizes, lowered supply voltages and increasing operating frequencies, the rad...
The reliable operation of Integrated Circuits (ICs) has become increasingly difficult to achieve in ...
abstract: Clock generation and distribution are essential to CMOS microchips, providing synchronizat...
Circuits that need to operate in harsh environments such as in space, military, nuclear reactors, et...
Radiation from terrestrial and space environments is a great danger to integrated circuits (ICs). A ...
The occurrence of transient faults like soft errors in computer circuits poses a significant challen...
Design techniques for radiation hardening of integrated circuits in commercial CMOS technologies are...
Abstract In this paper, we present a new radiation tolerant CMOS standard cell library, and demonst...
Design techniques for radiation hardening of integrated circuits in commercial CMOS technologies are...
Radiation induced soft errors is a well-known problem in electronic designs. It happens due to ioniz...
The main objective of this thesis is to develop techniques that can beused to analyze and mitigate t...
With the relentless shrinking of the minimum feature size of VLSI Integrated Circuits (ICs), reducti...
In this thesis, a methodology is developed to experimentally test and evaluate a programmable logic ...
A radiation strike on semiconductor device may lead to charge collection, which may manifest as a wr...
Due to technology scaling, which means reduced transistor size, higher density, lower voltage and mo...