Modern microtechnology is enabling the channel count of neural recording integrated circuits to scale exponentially. However, the raw data bandwidth of these systems is increasing proportionately, presenting major challenges in terms of power consumption and data transmission (especially for wireless systems). This paper presents a system that exploits the sparse nature of neural signals to address these challenges and provides a reconfigurable low-bandwidth event-driven output. Specifically, we present a novel 64-channel low noise (2.1μVrms, low power (23μW per analogue channel) neural recording system-on-chip (SoC). This features individually-configurable channels, 10-bit analogue-to-digital conversion, digital filtering, spike detection,...
This paper reports a 128-channel neural recording integrated circuit (IC) with on-the-fly spike feat...
Abstract—We report the design of an ultra-low-power 32-channel neural-recording integrated circuit (...
This thesis presents the design, testing, implantation and limitations of neural recording arrays wi...
This paper presents a novel 64-channel ultra-low power/low noise neural recording System-on-Chip (So...
A design of small, low-power, low-data rate, wireless 32-channel neural recording system for small a...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
This paper reports an integrated 64-channel neural spike recording sensor, together with all the cir...
This paper presents a power efficient architecture for a neural spike recording channel. The channel...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
This paper reports an integrated 64-channel neural spike recording sensor, together with all the cir...
This paper reports a multi-channel neural spike recording system-on-chip (SoC) with digital data co...
This paper reports a multi-channel neural spike recording system-on-chip (SoC) with digital data co...
This paper reports a multi-channel neural spike recording system-on-chip (SoC) with digital data co...
This paper reports a 128-channel neural recording integrated circuit (IC) with on-the-fly spike feat...
Abstract—We report the design of an ultra-low-power 32-channel neural-recording integrated circuit (...
This thesis presents the design, testing, implantation and limitations of neural recording arrays wi...
This paper presents a novel 64-channel ultra-low power/low noise neural recording System-on-Chip (So...
A design of small, low-power, low-data rate, wireless 32-channel neural recording system for small a...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
This paper reports an integrated 64-channel neural spike recording sensor, together with all the cir...
This paper presents a power efficient architecture for a neural spike recording channel. The channel...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
This paper reports an integrated 64-channel neural spike recording sensor, together with all the cir...
This paper reports a multi-channel neural spike recording system-on-chip (SoC) with digital data co...
This paper reports a multi-channel neural spike recording system-on-chip (SoC) with digital data co...
This paper reports a multi-channel neural spike recording system-on-chip (SoC) with digital data co...
This paper reports a 128-channel neural recording integrated circuit (IC) with on-the-fly spike feat...
Abstract—We report the design of an ultra-low-power 32-channel neural-recording integrated circuit (...
This thesis presents the design, testing, implantation and limitations of neural recording arrays wi...