A generic programmable spike-timing based circuit which forms the building block of a reconfigurable neuromorphic array is implemented in analog VLSI. An array of programmable spike time event coded circuit blocks is configured to implement functional circuit blocks of a spike time based neuromorphic model. A reconfigurable neuromorphic array chip with 10 event blocks is fabricated using Austria Microsystems 0.35um CMOS technology to demonstrate the functionality of the circuits in silicon
Abstract — This paper presents a novel analogue VLSI circuitry that reproduces spiking and bursting ...
Abstract — This paper presents an analogue integrated circuit implementation of a cortical neuron mo...
Although silicon neurons communicate among each other using fast spikes, neuromorphic architectures ...
A generic programmable spike-timing based circuit which forms the building block of a reconfigurable...
A generic programmable time event coded circuit which forms the building block for a reconfigurable ...
Indiveri G, Chicca E. A VLSI neuromorphic device for implementing spike-based neural networks. Prese...
Analogue VLSI can be used to implement spike timing dependent neuromorphic training algorithms. This...
An event coded configurable analog circuit block that forms the building block of a programmable ana...
Hardware implementations of spiking neural networks offer promising solutions for computational task...
This thesis presents a versatile study on the design and Very Large Scale Integration(VLSI) implemen...
Sheik S, Stefanini F, Neftci E, Chicca E, Indiveri G. Systematic configuration and automatic tuning ...
This thesis presents a versatile study on the design and Very Large Scale Integration(VLSI) implemen...
Continuous improvements in the VLSI domain have enabled the technology to mimic the neuro biological...
Triplet-based Spike Timing Dependent Plasticity (TSTDP) is a powerful synaptic plasticity rule that ...
Triplet-based Spike Timing Dependent Plasticity (TSTDP) is a powerful synaptic plasticity rule that ...
Abstract — This paper presents a novel analogue VLSI circuitry that reproduces spiking and bursting ...
Abstract — This paper presents an analogue integrated circuit implementation of a cortical neuron mo...
Although silicon neurons communicate among each other using fast spikes, neuromorphic architectures ...
A generic programmable spike-timing based circuit which forms the building block of a reconfigurable...
A generic programmable time event coded circuit which forms the building block for a reconfigurable ...
Indiveri G, Chicca E. A VLSI neuromorphic device for implementing spike-based neural networks. Prese...
Analogue VLSI can be used to implement spike timing dependent neuromorphic training algorithms. This...
An event coded configurable analog circuit block that forms the building block of a programmable ana...
Hardware implementations of spiking neural networks offer promising solutions for computational task...
This thesis presents a versatile study on the design and Very Large Scale Integration(VLSI) implemen...
Sheik S, Stefanini F, Neftci E, Chicca E, Indiveri G. Systematic configuration and automatic tuning ...
This thesis presents a versatile study on the design and Very Large Scale Integration(VLSI) implemen...
Continuous improvements in the VLSI domain have enabled the technology to mimic the neuro biological...
Triplet-based Spike Timing Dependent Plasticity (TSTDP) is a powerful synaptic plasticity rule that ...
Triplet-based Spike Timing Dependent Plasticity (TSTDP) is a powerful synaptic plasticity rule that ...
Abstract — This paper presents a novel analogue VLSI circuitry that reproduces spiking and bursting ...
Abstract — This paper presents an analogue integrated circuit implementation of a cortical neuron mo...
Although silicon neurons communicate among each other using fast spikes, neuromorphic architectures ...