Abstract—This paper presents a 2.2-GHz low jitter sub-sampling based PLL. It uses a phase-detector/charge-pump (PD/CP)that sub-samples the VCO output with the reference clock. In contrast to what happens in a classical PLL, the PD/CP noise is not multiplied by N2 in this sub-sampling PLL, resulting in a low noise contribution from the PD/CP. Moreover, no frequency divider is needed in the locked state and hence divider noise and power can be eliminated. An added frequency locked loop guarantees correct frequency locking without degenerating jitter performance when in lock. The PLL is implemented in a standard 0.18- m CMOS process. It consumes 4.2 mA from a 1.8 V supply and occupies an active area of 0.4 X 0.45 mm蚠.With a frequency division ...
This article presents a fractional-N sampling type-I phase-locked loop (PLL). To overcome the impair...
This paper presents the design aspects of low power digital PLL. The performance determining paramet...
Demand of modern measurement systems in submicron CMOS process introduced new challenges in design o...
Abstract— In this paper, we present a 2.2-GHz low jitter PLL based on sub-sampling. It uses a phase-...
A clock with low phase-noise/jitter is a prerequisite for high-performance ADCs, wireline and optica...
In a classical PLL, the phase detector (PD) and charge pump (CP) noise is multiplied by N2, when ref...
A divider-less PLL exploits a phase detector that directly samples the VCO with a reference clock. N...
Abstract A low-spur sub-sampling PLL exploits an amplitude-controlled charge pump which is immune to...
This paper presents a charge-sampling PLL (CSPLL), that demonstrates the best reported jitter-power ...
A 2.1-GHz dividerless PLL with low power, low reference spur and low in-band phase noise is introduc...
This paper presents phase-locked loop (PLL) reference-spur reduction design techniques exploiting a ...
Abstract A periodic clock signal is required in many ICs. These clocks are for instance used to defi...
This paper proposes a hybrid dual path sub-sampling phase-locked loop (SSPLL), including a proportio...
The generation of mm-wave (mmW) signals that have ultra-low phase noise (PN) is very important for t...
The problem of clock generation with low jitter becomes much more challenging as wireline transceive...
This article presents a fractional-N sampling type-I phase-locked loop (PLL). To overcome the impair...
This paper presents the design aspects of low power digital PLL. The performance determining paramet...
Demand of modern measurement systems in submicron CMOS process introduced new challenges in design o...
Abstract— In this paper, we present a 2.2-GHz low jitter PLL based on sub-sampling. It uses a phase-...
A clock with low phase-noise/jitter is a prerequisite for high-performance ADCs, wireline and optica...
In a classical PLL, the phase detector (PD) and charge pump (CP) noise is multiplied by N2, when ref...
A divider-less PLL exploits a phase detector that directly samples the VCO with a reference clock. N...
Abstract A low-spur sub-sampling PLL exploits an amplitude-controlled charge pump which is immune to...
This paper presents a charge-sampling PLL (CSPLL), that demonstrates the best reported jitter-power ...
A 2.1-GHz dividerless PLL with low power, low reference spur and low in-band phase noise is introduc...
This paper presents phase-locked loop (PLL) reference-spur reduction design techniques exploiting a ...
Abstract A periodic clock signal is required in many ICs. These clocks are for instance used to defi...
This paper proposes a hybrid dual path sub-sampling phase-locked loop (SSPLL), including a proportio...
The generation of mm-wave (mmW) signals that have ultra-low phase noise (PN) is very important for t...
The problem of clock generation with low jitter becomes much more challenging as wireline transceive...
This article presents a fractional-N sampling type-I phase-locked loop (PLL). To overcome the impair...
This paper presents the design aspects of low power digital PLL. The performance determining paramet...
Demand of modern measurement systems in submicron CMOS process introduced new challenges in design o...