In spite of the fact that floating-point arithmetic is costly in terms of silicon area, the joint design of hardware for floating-point and integer arithmetic is seldom considered. While components like multipliers and adders can potentially be shared, floating-point and integer units in contemporary processors are practically disjoint. This work presents a new architecture which tightly integrates floating-point and integer arithmetic in a single datapath. It is mainly intended for use in low-power embedded digital signal processors and therefore the following design constraints were important: limited use of pipelining for the convenience of the compiler; maintaining compatibility with existing technology; minimal area and power consumpti...
Many scenarios demand a high processing power often combined with a limited energy budget. A way to ...
The ePUMA architecture is a novel master-multi-SIMD DSP platform aimed at low-power computing, like ...
The use of floating-point hardware in FPGAs has long been considered infeasible or related to use in...
In spite of the fact that floating-point arithmetic is costly in terms of silicon area, the joint de...
Recent embedded DSPs are incorporating IEEE-compliant floating point arithmetic to ease the developm...
Recent advances in technology of VLSI circuits enables economical hardware implementation of highly ...
textFloating-point computer arithmetic units are used for modern-day computers for 2D/3D graphic and...
The challenge in designing a floating-point arithmetic co-processor/processor for scientific and eng...
This paper describes the architecture and implementation, from both the standpoint of target applica...
We present low cost FPGA floating-point arithmetic circuits for all the common operations, i.e. addi...
There is a growing demand for high-speed arithmetic co-processors for use in applications with compu...
Ultra-low power computing is a key enabler of deeply embedded platforms used in domains such as dist...
In modern low-power embedded platforms, floating-point (FP) operations emerge as a major contributor...
In many applications, the present 16-bit fixed decimal point arithmetic is insufficient. The process...
In this paper, the design of various generators of floating point operators is discussed. These oper...
Many scenarios demand a high processing power often combined with a limited energy budget. A way to ...
The ePUMA architecture is a novel master-multi-SIMD DSP platform aimed at low-power computing, like ...
The use of floating-point hardware in FPGAs has long been considered infeasible or related to use in...
In spite of the fact that floating-point arithmetic is costly in terms of silicon area, the joint de...
Recent embedded DSPs are incorporating IEEE-compliant floating point arithmetic to ease the developm...
Recent advances in technology of VLSI circuits enables economical hardware implementation of highly ...
textFloating-point computer arithmetic units are used for modern-day computers for 2D/3D graphic and...
The challenge in designing a floating-point arithmetic co-processor/processor for scientific and eng...
This paper describes the architecture and implementation, from both the standpoint of target applica...
We present low cost FPGA floating-point arithmetic circuits for all the common operations, i.e. addi...
There is a growing demand for high-speed arithmetic co-processors for use in applications with compu...
Ultra-low power computing is a key enabler of deeply embedded platforms used in domains such as dist...
In modern low-power embedded platforms, floating-point (FP) operations emerge as a major contributor...
In many applications, the present 16-bit fixed decimal point arithmetic is insufficient. The process...
In this paper, the design of various generators of floating point operators is discussed. These oper...
Many scenarios demand a high processing power often combined with a limited energy budget. A way to ...
The ePUMA architecture is a novel master-multi-SIMD DSP platform aimed at low-power computing, like ...
The use of floating-point hardware in FPGAs has long been considered infeasible or related to use in...