A self-aligned gate definition process is proposed. Spacings between adjacent gates of 0.5 µm and smaller are fabricated. The spacing is realized by an edge-etch technique, combined with anisotropic plasma etching of the single poly-silicon layer. Straight gaps with minor width variation are fabricated. Minority carrier life-time and breakdown voltage are not affected
This paper introduces a new self-aligned procedure for wafer-scale fabrication of curved metal-insul...
[[abstract]]We report a self-aligned technology for nanoflash devices with double floating gates usi...
A new self aligned contact technology has been introduced into a 4Mbit DRAM process. The contact hol...
A self-aligned gate definition process is proposed. Spacings between adjacent gates of 0.5 µm and sm...
This paper investigates a low damage reactive ion etch (RIE) process to make thin silicon nitride si...
A process for fabricating a device based on tunneling through a very thin vertical silicon membrane ...
In this paper, a lithography independent gate definition technology to fabricate sub-100nm device is...
In this paper, a lithography independent gate definition technology to fabricate sub-100nm device is...
This paper reports the implementation of the bottomgate MOSFET which possesses the following fully-s...
A technique for fabricating self-aligned gate structures onto pre-existing silicon field emitter arr...
A new process flow to realize the ideal self-aligned double-gate (DG) MOSFET was designed. The ideal...
This letter reports the implementation of the bottom-gate MOSFET, which possesses the following full...
In this brief, a self-aligned electrically separable double-gate (SA ESDG) MOS transistor technology...
Currently, the established large area technology is amorphous silicon where device performance is sa...
A self-aligned gate-all-around metal-oxide-semiconductor (MOS) transistor technology is proposed and...
This paper introduces a new self-aligned procedure for wafer-scale fabrication of curved metal-insul...
[[abstract]]We report a self-aligned technology for nanoflash devices with double floating gates usi...
A new self aligned contact technology has been introduced into a 4Mbit DRAM process. The contact hol...
A self-aligned gate definition process is proposed. Spacings between adjacent gates of 0.5 µm and sm...
This paper investigates a low damage reactive ion etch (RIE) process to make thin silicon nitride si...
A process for fabricating a device based on tunneling through a very thin vertical silicon membrane ...
In this paper, a lithography independent gate definition technology to fabricate sub-100nm device is...
In this paper, a lithography independent gate definition technology to fabricate sub-100nm device is...
This paper reports the implementation of the bottomgate MOSFET which possesses the following fully-s...
A technique for fabricating self-aligned gate structures onto pre-existing silicon field emitter arr...
A new process flow to realize the ideal self-aligned double-gate (DG) MOSFET was designed. The ideal...
This letter reports the implementation of the bottom-gate MOSFET, which possesses the following full...
In this brief, a self-aligned electrically separable double-gate (SA ESDG) MOS transistor technology...
Currently, the established large area technology is amorphous silicon where device performance is sa...
A self-aligned gate-all-around metal-oxide-semiconductor (MOS) transistor technology is proposed and...
This paper introduces a new self-aligned procedure for wafer-scale fabrication of curved metal-insul...
[[abstract]]We report a self-aligned technology for nanoflash devices with double floating gates usi...
A new self aligned contact technology has been introduced into a 4Mbit DRAM process. The contact hol...