The data rate of global on-chip interconnects (up to 10 mm) is limited by a large distributed resistance and capacitance. This thesis describes methods to increase the achievable data rate of global on-chip interconnects with minimal chip area and power consumption, while maintaining data integrity. The small RC bandwidth of global interconnects limits the achievable data rate. For highest bandwidth per area, all interconnect dimensions (width, spacing, height and oxide thickness) should be chosen equal and small. The bandwidth can be increased by choosing suitable termination impedances. A capacitive source impedance increases the bandwidth by a factor of three. In addition, the capacitive source impedance decreases power consumption in th...
The performance of many digital systems today is limited by the interconnection bandwidth between ch...
Continuous technology scaling enables implementation of complex application on a single chip. As a r...
Abstract—This paper describes a novel global on-chip interconnect scheme, in which a one UI-delayed ...
Global on-chip communication is receiving quite some attention as global interconnects are rapidly b...
Global on-chip data communication is becoming a concern as the gap between transistor speed and inte...
Abstract—Global on-chip data communication is becoming a concern as the gap between transistor speed...
Abstract—Global on-chip data communication is becoming a concern as the gap between transistor speed...
Abstract—This paper presents a set of circuit techniques to achieve high data rate point-to-point co...
Global on-chip communication is rapidly becoming a speed and power bottleneck in CMOS circuits. In t...
Abstract—Global on-chip data communication is becoming a concern as the gap between transistor speed...
schemes have been proposed to mitigate the performance degrada-tion caused by the scaling of on-chip...
As semiconductor technology advances in the ultra deep sub -micron era, on-chip global interconnecti...
Abstract—Crosstalk limits the achievable data rate of global on-chip interconnects on large CMOS ICs...
Abstract—Global on-chip data communication is becoming a concern as the gap between transistor speed...
As technology scales, interconnect planning has been widely regarded as one of the most critical fac...
The performance of many digital systems today is limited by the interconnection bandwidth between ch...
Continuous technology scaling enables implementation of complex application on a single chip. As a r...
Abstract—This paper describes a novel global on-chip interconnect scheme, in which a one UI-delayed ...
Global on-chip communication is receiving quite some attention as global interconnects are rapidly b...
Global on-chip data communication is becoming a concern as the gap between transistor speed and inte...
Abstract—Global on-chip data communication is becoming a concern as the gap between transistor speed...
Abstract—Global on-chip data communication is becoming a concern as the gap between transistor speed...
Abstract—This paper presents a set of circuit techniques to achieve high data rate point-to-point co...
Global on-chip communication is rapidly becoming a speed and power bottleneck in CMOS circuits. In t...
Abstract—Global on-chip data communication is becoming a concern as the gap between transistor speed...
schemes have been proposed to mitigate the performance degrada-tion caused by the scaling of on-chip...
As semiconductor technology advances in the ultra deep sub -micron era, on-chip global interconnecti...
Abstract—Crosstalk limits the achievable data rate of global on-chip interconnects on large CMOS ICs...
Abstract—Global on-chip data communication is becoming a concern as the gap between transistor speed...
As technology scales, interconnect planning has been widely regarded as one of the most critical fac...
The performance of many digital systems today is limited by the interconnection bandwidth between ch...
Continuous technology scaling enables implementation of complex application on a single chip. As a r...
Abstract—This paper describes a novel global on-chip interconnect scheme, in which a one UI-delayed ...