the progression of shrinking technologies into processes below 100nm has increased the importance of transient faults in digital systems. Fault injection into the HDL model of the system, known as simulation-based fault injection, is being increasingly used in recent years in order to evaluate the behaviour of systems in the presence of transient faults. However, there are still several questions in conducting simulation-based fault injections. For instance, what is the importance of timing information of the netlist with regard to the accuracy of fault injection results? And how does the number of fault injection experiments relate to obtain a realistic behaviour of the processor under test. Finally, what is the dependence of fault injecti...
Due to the character of the original source materials and the nature of batch digitization, quality ...
Detailed information on a system\u27s behavior in the presence of faults is often vital. It may be u...
This thesis deals with the design and validation of low-cost error detecting mechanisms that can be ...
This paper presents a technique for rapidtransientfault injection, regarding the CPU time, to perfor...
This paper proposes a novel approach to modeling of gate level timing errors during high-level instr...
The evolution of high-performance and low-cost microprocessors has led to their almost pervasive usa...
As CMOS technology scales to the nanometer range, designers have to deal with a growing number and v...
This paper evaluates fault-tolerant behavior of an NoC router through simulation-based method. A str...
The problem of analyzing the effects of transient faults in a digital system is very complex, and it...
One effective fault injection approach involves instrumenting the RTL in a controlled manner to inco...
International audienceThe probability of transient faults increases with the evolution of technologi...
This paper presents a technique for reducing CPU time to perform simulation-based fault-injection ex...
INTERNATIONAL STANDARD SERIAL NUMBERS (Translation and Original): 0923-8174The probability of transi...
This paper proposes a high level technique to inject transient faults in processor-like circuits, an...
International audienceDependability is a key decision factor in today's global business environment....
Due to the character of the original source materials and the nature of batch digitization, quality ...
Detailed information on a system\u27s behavior in the presence of faults is often vital. It may be u...
This thesis deals with the design and validation of low-cost error detecting mechanisms that can be ...
This paper presents a technique for rapidtransientfault injection, regarding the CPU time, to perfor...
This paper proposes a novel approach to modeling of gate level timing errors during high-level instr...
The evolution of high-performance and low-cost microprocessors has led to their almost pervasive usa...
As CMOS technology scales to the nanometer range, designers have to deal with a growing number and v...
This paper evaluates fault-tolerant behavior of an NoC router through simulation-based method. A str...
The problem of analyzing the effects of transient faults in a digital system is very complex, and it...
One effective fault injection approach involves instrumenting the RTL in a controlled manner to inco...
International audienceThe probability of transient faults increases with the evolution of technologi...
This paper presents a technique for reducing CPU time to perform simulation-based fault-injection ex...
INTERNATIONAL STANDARD SERIAL NUMBERS (Translation and Original): 0923-8174The probability of transi...
This paper proposes a high level technique to inject transient faults in processor-like circuits, an...
International audienceDependability is a key decision factor in today's global business environment....
Due to the character of the original source materials and the nature of batch digitization, quality ...
Detailed information on a system\u27s behavior in the presence of faults is often vital. It may be u...
This thesis deals with the design and validation of low-cost error detecting mechanisms that can be ...