We compare the maximum achievable throughput of different memory organisations of the processing elements that constitute a multiprocessor system on chip. This is done by modelling the mapping of a task with input and output channels on a processing element as a homogeneous synchronous dataflow graph, and use maximum cycle mean analysis to derive the throughput. In a HiperLAN\2 case study we show how these techniques can be used to derive the required clock frequency and communication latencies in order to meet the applications throughput requirement on a multiprocessor system on chip that has one of the investigated memory organisations
The design of embedded wireless and multimedia applications requires temporal analysis to verify if ...
This book provides a comprehensive overview of the state-of-the-art, data flow-based techniques for ...
With emerging many-core architectures, using on-chip shared memories is an interesting approach beca...
In this paper we compare the maximum achievable throughput of different memory organisations of the ...
In this paper an embedded multiprocessor system on top of a network on chip is proposed which is ame...
We study the timing behaviour of streaming applications running on a multiprocessor architecture. De...
Of late, there has been a considerable interest in models, algorithms and method-ologies specificall...
The design of new embedded systems is getting more and more complex as more functionality is integra...
Abstract—The design of new embedded systems is getting more and more complex as more functionality i...
International audienceThis paper presents a cost-effective and formal approach to model and analyze ...
While mapping a streaming (such as multimedia or network packet processing) application onto a speci...
International audienceThis paper presents a cost-effective and formal approach to model and analyze ...
Abstract — While mapping a streaming (such as multimedia or network packet processing) application o...
As technology scales, the impact of process variation on the maximum supported frequency (FMAX) of i...
Embedded streaming applications require design-time temporal analysis to verify real-time constraint...
The design of embedded wireless and multimedia applications requires temporal analysis to verify if ...
This book provides a comprehensive overview of the state-of-the-art, data flow-based techniques for ...
With emerging many-core architectures, using on-chip shared memories is an interesting approach beca...
In this paper we compare the maximum achievable throughput of different memory organisations of the ...
In this paper an embedded multiprocessor system on top of a network on chip is proposed which is ame...
We study the timing behaviour of streaming applications running on a multiprocessor architecture. De...
Of late, there has been a considerable interest in models, algorithms and method-ologies specificall...
The design of new embedded systems is getting more and more complex as more functionality is integra...
Abstract—The design of new embedded systems is getting more and more complex as more functionality i...
International audienceThis paper presents a cost-effective and formal approach to model and analyze ...
While mapping a streaming (such as multimedia or network packet processing) application onto a speci...
International audienceThis paper presents a cost-effective and formal approach to model and analyze ...
Abstract — While mapping a streaming (such as multimedia or network packet processing) application o...
As technology scales, the impact of process variation on the maximum supported frequency (FMAX) of i...
Embedded streaming applications require design-time temporal analysis to verify real-time constraint...
The design of embedded wireless and multimedia applications requires temporal analysis to verify if ...
This book provides a comprehensive overview of the state-of-the-art, data flow-based techniques for ...
With emerging many-core architectures, using on-chip shared memories is an interesting approach beca...