A two-times interleaved DAC using only a single supply voltage in a standard 65nm CMOS technology is presented. The interleaving architecture suppresses most of the non-idealities commonly found in high-speed DACs. Spurs generated by the interleaved architecture are suppressed by a novel calibration algorithm. The design achieves IM3 levels below -62dB across Nyquist with a clock frequency of 1.7GHz. The circuit’s active area is 0.4mm2 and the power consumption is 70mW from a nominal 1.2V supply
A 12b 2.9GS/s current-steering DAC implemented in 65nm CMOS is presented, with an IM3 «-60dBc beyond...
A 12 bit 2.9 GS/s current-steering DAC implemented in 65 nm CMOS is presented, with an IM3 <¿-60 dB...
A 1.6 GS/s track and hold circuit that produces 16 interleaving, 100 MS/s voltage buffered output si...
A 9 bit 11 GS/s DAC is presented that achieves an SFDR of more than 50 dB across Nyquist and IM3 bel...
A 9-bit 11GS/s current-steering (CS) digital-to-analog converter (DAC) is designed in 28nm FDSOI. Th...
This thesis is on power efficient very high-speed digital-to-analog converters (DACs) in CMOS techno...
An 8-bit 100-MHz CMOS linear interpolation digital-to-analog converter (DAC) is presented. It applie...
A 10-bit, 100-MHz CMOS linear interpolation digital-to-analog converter (DAC) is presented. It inclu...
Communication devices such as 60GHz-band receivers and serial links demand power-efficient low-resol...
A 2GS/s 11b 8x-interleaved ADC is presented where flipped-voltage-follower-based reference buffers a...
Future 100Gbaud DSP-enabled optical coherent transceivers [1] will need 100GS/s DACs with an analog ...
A time-interleaved ADC is presented with 16 channels, each consisting of a track-and-hold (T&H) and ...
A 1.6 GS/s Track and Hold circuit that produces 16 interleaving, 100 MS/s voltage buffered output si...
CMOS digital-to-analog converter (DAC) for high-speed communication system applications. The propose...
This paper presents a 12-bit 150-MHz current steering DAC with hierarchical symmetrical switching se...
A 12b 2.9GS/s current-steering DAC implemented in 65nm CMOS is presented, with an IM3 «-60dBc beyond...
A 12 bit 2.9 GS/s current-steering DAC implemented in 65 nm CMOS is presented, with an IM3 <¿-60 dB...
A 1.6 GS/s track and hold circuit that produces 16 interleaving, 100 MS/s voltage buffered output si...
A 9 bit 11 GS/s DAC is presented that achieves an SFDR of more than 50 dB across Nyquist and IM3 bel...
A 9-bit 11GS/s current-steering (CS) digital-to-analog converter (DAC) is designed in 28nm FDSOI. Th...
This thesis is on power efficient very high-speed digital-to-analog converters (DACs) in CMOS techno...
An 8-bit 100-MHz CMOS linear interpolation digital-to-analog converter (DAC) is presented. It applie...
A 10-bit, 100-MHz CMOS linear interpolation digital-to-analog converter (DAC) is presented. It inclu...
Communication devices such as 60GHz-band receivers and serial links demand power-efficient low-resol...
A 2GS/s 11b 8x-interleaved ADC is presented where flipped-voltage-follower-based reference buffers a...
Future 100Gbaud DSP-enabled optical coherent transceivers [1] will need 100GS/s DACs with an analog ...
A time-interleaved ADC is presented with 16 channels, each consisting of a track-and-hold (T&H) and ...
A 1.6 GS/s Track and Hold circuit that produces 16 interleaving, 100 MS/s voltage buffered output si...
CMOS digital-to-analog converter (DAC) for high-speed communication system applications. The propose...
This paper presents a 12-bit 150-MHz current steering DAC with hierarchical symmetrical switching se...
A 12b 2.9GS/s current-steering DAC implemented in 65nm CMOS is presented, with an IM3 «-60dBc beyond...
A 12 bit 2.9 GS/s current-steering DAC implemented in 65 nm CMOS is presented, with an IM3 <¿-60 dB...
A 1.6 GS/s track and hold circuit that produces 16 interleaving, 100 MS/s voltage buffered output si...