This paper describes the jitter problem in DLL-based clock multipliers that arises due to stochastic mismatch in the delay cells that are used in the Voltage Controlled Delay Line of the DLL [1]. An analysis is presented that relates the stochastic spread of the delay of the cells to the output jitter of the clock multiplier. This analysis shows that relative time deviations are highest in the middle of the Delay Line and proportional to the square root of the frequency multiplication factor of the structure. A circuit design technique, called Impedance Level Scaling, is presented that allows the designer to optimize the noise and mismatch behavior of a circuit independent of other specifications such as speed and linearity. Applying this t...
Clock distribution networks are becoming increasingly more difficult to design in each successive mi...
Timing jitter is a concern in high frequency timing circuits. Its presence can degrade system perfor...
In this paper, we analyze the impact of process variations on the clock skew of VLSI circuits design...
This paper describes the jitter problem in DLL-based clock multipliers that arises due to stochastic...
This paper shows that, for a given power budget, a practical phase-locked loop (PLL)-based clock mul...
Abstract — In this paper, a thorough analysis of the jitter behavior of a Delay Locked Loop (DLL) ba...
182 p.This thesis I explore the research in the area of low jitter frequency multipliers before prop...
This paper presents the random jitter and deterministic jitter analysis on the proposed polyphase fi...
circuits experience sup In this paper an analys power supply rails is supply noise in VLSI c pling c...
and mixed analog-digital integrated circuits experience substrate coupling due to the simultaneous c...
Abstract—This paper presents analyses and experimental re-sults on the jitter transfer of delay-lock...
Abstract—This paper investigates the effects of varying phase-locked loop (PLL) design parameters on...
Digital intensive architectures allow for flexibly programmable frequency synthesis. Timing jitter a...
We study the jitter performance of multiplying delay locked loops (MDLLs) and provide an effective a...
A delay-locked loop (DLL), which is widely used to compensate for the timing of high-speed data comm...
Clock distribution networks are becoming increasingly more difficult to design in each successive mi...
Timing jitter is a concern in high frequency timing circuits. Its presence can degrade system perfor...
In this paper, we analyze the impact of process variations on the clock skew of VLSI circuits design...
This paper describes the jitter problem in DLL-based clock multipliers that arises due to stochastic...
This paper shows that, for a given power budget, a practical phase-locked loop (PLL)-based clock mul...
Abstract — In this paper, a thorough analysis of the jitter behavior of a Delay Locked Loop (DLL) ba...
182 p.This thesis I explore the research in the area of low jitter frequency multipliers before prop...
This paper presents the random jitter and deterministic jitter analysis on the proposed polyphase fi...
circuits experience sup In this paper an analys power supply rails is supply noise in VLSI c pling c...
and mixed analog-digital integrated circuits experience substrate coupling due to the simultaneous c...
Abstract—This paper presents analyses and experimental re-sults on the jitter transfer of delay-lock...
Abstract—This paper investigates the effects of varying phase-locked loop (PLL) design parameters on...
Digital intensive architectures allow for flexibly programmable frequency synthesis. Timing jitter a...
We study the jitter performance of multiplying delay locked loops (MDLLs) and provide an effective a...
A delay-locked loop (DLL), which is widely used to compensate for the timing of high-speed data comm...
Clock distribution networks are becoming increasingly more difficult to design in each successive mi...
Timing jitter is a concern in high frequency timing circuits. Its presence can degrade system perfor...
In this paper, we analyze the impact of process variations on the clock skew of VLSI circuits design...