Network-on-Chip has been a growing design paradigm with the rise in Multi-Processor System on Chip (MPSoCs) primarily due to its scalability. While regular meshes (2 or 3-dimensional) are the usual proposal for such a paradigm, a real chip may not follow it. Heterogeneous cores, hardware failures or manufacturing defects can possibly cause irregular topologies in a Network-on-Chip. Selection of a routing algorithm is an important challenge in NoC design as it affects power consumption, communication latency and overall system performance. Routing can be supported in such faulty environment by use of routing tables. But this is not a scalable solution as table size grows with network size. Logic Based Distributed Routing (LBDR) is proposed a...
Fault tolerance and adaptive capabilities are challenges for modern Networks-on-Chip (NoC) due to th...
The aggressive semiconductor technology scaling provides the means for doubling the amount of transi...
A fault-tolerant routing algorithm in Network-on-Chip (NoC) architectures provides adaptivity for on...
SummaryNetwork-on-Chip has been a growing design paradigm with the rise in Multi-Processor System on...
Chip multiprocessors (CMPs) are gaining momentum in the high-performance computing domain. Networks-...
The high-performance computing domain is enriching with the inclusion of Networks-on-chip (NoCs) as ...
In this paper we propose a distributed routing algorithm for networks-on-chip (NoCs) that can dynami...
The design of NoCs for multi-core chips introduces new design constraints like power consumption, ar...
Abstract ± In sub-65nm CMOS technologies, interconnection networks-on-chip (NoC) will increasingly b...
The high-performance computing domain is enriching with the inclusion of networks-on-chip (NoCs) as ...
As silicon features approach the atomic scale, the Networks-on-Chip (NoCs) are becoming more suscept...
Due to the increase of physical defects in advanced manufacturing processes, Networks-on-Chip (NoC) ...
We develop a routing algorithm for fault tolerant 2-D mesh Network-on-Chips (NoCs) with permanent fa...
International audienceDue to transistor shrinking and core number increasing in System-on-Chip (SoC)...
AbstractWe develop a routing algorithm for fault tolerant 2-D mesh Network-on-Chips (NoCs) with perm...
Fault tolerance and adaptive capabilities are challenges for modern Networks-on-Chip (NoC) due to th...
The aggressive semiconductor technology scaling provides the means for doubling the amount of transi...
A fault-tolerant routing algorithm in Network-on-Chip (NoC) architectures provides adaptivity for on...
SummaryNetwork-on-Chip has been a growing design paradigm with the rise in Multi-Processor System on...
Chip multiprocessors (CMPs) are gaining momentum in the high-performance computing domain. Networks-...
The high-performance computing domain is enriching with the inclusion of Networks-on-chip (NoCs) as ...
In this paper we propose a distributed routing algorithm for networks-on-chip (NoCs) that can dynami...
The design of NoCs for multi-core chips introduces new design constraints like power consumption, ar...
Abstract ± In sub-65nm CMOS technologies, interconnection networks-on-chip (NoC) will increasingly b...
The high-performance computing domain is enriching with the inclusion of networks-on-chip (NoCs) as ...
As silicon features approach the atomic scale, the Networks-on-Chip (NoCs) are becoming more suscept...
Due to the increase of physical defects in advanced manufacturing processes, Networks-on-Chip (NoC) ...
We develop a routing algorithm for fault tolerant 2-D mesh Network-on-Chips (NoCs) with permanent fa...
International audienceDue to transistor shrinking and core number increasing in System-on-Chip (SoC)...
AbstractWe develop a routing algorithm for fault tolerant 2-D mesh Network-on-Chips (NoCs) with perm...
Fault tolerance and adaptive capabilities are challenges for modern Networks-on-Chip (NoC) due to th...
The aggressive semiconductor technology scaling provides the means for doubling the amount of transi...
A fault-tolerant routing algorithm in Network-on-Chip (NoC) architectures provides adaptivity for on...