We present a new scalable architecture for the realization of fully programmable rank order filters (ROF). Capacitive Threshold Logic (CTL) gates are utilized for the implementation of the multi-input programmable majority (voting) functions required in the architecture. The CTL-based realization of the majority gates used in the ROF architecture allows the filter rank as well as the window size to be user-programmable, using a much smaller silicon area, compared to conventional realizations of digital median filters. The proposed filter architecture is completely modular and scalable, and the circuit complexity grows only linearly with maximum window size (m) and with word length (n). A prototype of the proposed filter circuit has been des...
The use of sub-optimal digital systems can at times lead to high speed, efficient, costeffective str...
Abstract—This paper presents a programmable digital finite-impulse response (FIR) filter for high-pe...
This Thesis focuses on the area of high speed very large scale integration (VLSI) complementary meta...
A new architecture to realize a modular, high-speed, reconfigurable, digital Rank Order Filter (ROF...
A new architecture to realize a modular, high speed, reconfigurable, digital Rank Order Filter (ROF)...
Abstract—We propose a sampled-analog rank-order filter (ROF) architecture of complexity ( 2). It yie...
A VLSI parallel architecture implementing a new algorithm for 2-D rank order filtering, based on rep...
We present a method to design multi-dimensional rank order filters. Our designs are more efficient t...
The CMOS realization of a new scalable, modular sorting architecture is presented. The high-performa...
We present a compact and low-power rank-order searching (ROS) circuit that can be used for building ...
[[abstract]]The order statistic (OS) filter of M-level signals has three stages: thresholding, binar...
In this thesis we discuss the design and implementation of Digital Signal Processing (DSP) applicati...
A derivation of a parallel algorithm for rank order filtering is presented. Both derivation and resu...
Stack filters are easily implemented nonlinear filters which include all rank-order operators and al...
A derivation of a parallel algorithm for rank order filtering is presented. Both derivation and resu...
The use of sub-optimal digital systems can at times lead to high speed, efficient, costeffective str...
Abstract—This paper presents a programmable digital finite-impulse response (FIR) filter for high-pe...
This Thesis focuses on the area of high speed very large scale integration (VLSI) complementary meta...
A new architecture to realize a modular, high-speed, reconfigurable, digital Rank Order Filter (ROF...
A new architecture to realize a modular, high speed, reconfigurable, digital Rank Order Filter (ROF)...
Abstract—We propose a sampled-analog rank-order filter (ROF) architecture of complexity ( 2). It yie...
A VLSI parallel architecture implementing a new algorithm for 2-D rank order filtering, based on rep...
We present a method to design multi-dimensional rank order filters. Our designs are more efficient t...
The CMOS realization of a new scalable, modular sorting architecture is presented. The high-performa...
We present a compact and low-power rank-order searching (ROS) circuit that can be used for building ...
[[abstract]]The order statistic (OS) filter of M-level signals has three stages: thresholding, binar...
In this thesis we discuss the design and implementation of Digital Signal Processing (DSP) applicati...
A derivation of a parallel algorithm for rank order filtering is presented. Both derivation and resu...
Stack filters are easily implemented nonlinear filters which include all rank-order operators and al...
A derivation of a parallel algorithm for rank order filtering is presented. Both derivation and resu...
The use of sub-optimal digital systems can at times lead to high speed, efficient, costeffective str...
Abstract—This paper presents a programmable digital finite-impulse response (FIR) filter for high-pe...
This Thesis focuses on the area of high speed very large scale integration (VLSI) complementary meta...