Mapping of cores has been an important activity in NoC-based system design aimed to find the best topological location onto the NoC, such that the metrics of interest can be greatly optimized. In the last years, partial reconfigurable systems (PRSs) have included Networks-on-Chips (NoCs) as their communication structure, adding complexity to the problem of mapping. Several works have proposed specific and robust NoC architectures for PRSs, forming indirect and irregular networks, in which cases the mapping and placement problems must be treated altogether. The placement deals with the physical positioning of those cores inside the reconfigurable device. Up to now, to the best of our knowledge, the mapping-placement problem for those kinds o...
In the nano-scale era, Network-on-Chip (NoC) interconnection paradigm has gained importance to abide...
Abstract-We derive an objective function which instead of mapping/placing application task graphs in...
On-chip packet switched interconnection networks (or Network-on-chip (NoC)) have been proposed as a ...
This paper presents a genetic based approach to the partitioning and mapping of multicore SoC cores ...
Network-on-chip (NoC) has been introduced as a promising on-chip communication architecture to suppo...
Power optimization is an important part of network-on-chip(NoC) design. This paper proposes an impro...
Advances in technology now make it possible to integrate hundreds of cores (e.g. general or special ...
Networks-on-Chip (NoCs) have been proposed as an efficient solution to the complex communications on...
In this paper, we have proposed a model for design space exploration of a mesh based Network on Chip...
Mapping of IP(Intellectual Property) cores onto NoC(Network-on-Chip) architectures is a key step in ...
This paper proposes a multiobjective application mapping technique targeted for large-scale network-...
A core mapping method for reconfigurable network-on-chip (NoC) architectures is presented in this pa...
AbstractScalable 3D Networks-on-Chip (NoC) designs are needed to match the ever-increasing communica...
This thesis investigates network on chip (NoC) architecture, most particularly, NoC mapping algorith...
Networks on chips (NoCs) have evolved as the communication design paradigm of future systems on chip...
In the nano-scale era, Network-on-Chip (NoC) interconnection paradigm has gained importance to abide...
Abstract-We derive an objective function which instead of mapping/placing application task graphs in...
On-chip packet switched interconnection networks (or Network-on-chip (NoC)) have been proposed as a ...
This paper presents a genetic based approach to the partitioning and mapping of multicore SoC cores ...
Network-on-chip (NoC) has been introduced as a promising on-chip communication architecture to suppo...
Power optimization is an important part of network-on-chip(NoC) design. This paper proposes an impro...
Advances in technology now make it possible to integrate hundreds of cores (e.g. general or special ...
Networks-on-Chip (NoCs) have been proposed as an efficient solution to the complex communications on...
In this paper, we have proposed a model for design space exploration of a mesh based Network on Chip...
Mapping of IP(Intellectual Property) cores onto NoC(Network-on-Chip) architectures is a key step in ...
This paper proposes a multiobjective application mapping technique targeted for large-scale network-...
A core mapping method for reconfigurable network-on-chip (NoC) architectures is presented in this pa...
AbstractScalable 3D Networks-on-Chip (NoC) designs are needed to match the ever-increasing communica...
This thesis investigates network on chip (NoC) architecture, most particularly, NoC mapping algorith...
Networks on chips (NoCs) have evolved as the communication design paradigm of future systems on chip...
In the nano-scale era, Network-on-Chip (NoC) interconnection paradigm has gained importance to abide...
Abstract-We derive an objective function which instead of mapping/placing application task graphs in...
On-chip packet switched interconnection networks (or Network-on-chip (NoC)) have been proposed as a ...