Efficient, generalized delay and power equations are proposed for large scale CMOS circuit analysis and optimization achieved by transistor and interconnect wire minimization. The proposed model equations are used to analyze the entire power-delay trade-off with less complexity and faster computation time. New equations can be adopted to perform the optimization of transistor and interconnect wire size concurrently. A single stage CMOS circuit and a clock generation block fabricated in 0.48 um CMOS process are given as experimental examples
Design closure in today\u27s advanced chip construction requires a delicate balance among various co...
UnrestrictedThis dissertation investigates the effect of capacitive crosstalk on interconnect and lo...
International audienceIt is now well admitted that interconnects introduce delays and consume power ...
Global optimization of high speed and high integration CMOS VLSI circuit is greatly in need in deep ...
This paper presents a unified model for delay estimation in various CMOS logic styles. It also deriv...
In this paper, we develop a set of delay estimation models with consideration of various interconnec...
This paper presents a unified model for delay estimation in various CMOS logic styles including conv...
Low power oriented circuit optimization consists in selecting the best alternative between gate sizi...
Low power oriented circuit optimization consists in selecting the best alternative between gate sizi...
We present ecient, optimal algorithms for tim-ing optimization by discrete wire sizing and buer in-s...
This paper presents a new model for CMOS structures delays estimation based on a deep analysis of co...
A simplified RC delay model which is expressed explicitly in terms of transistor widths is presented...
In this paper, we study the simultaneous transistor and interconnect sizing (STIS) problem. We defin...
An accurate and fast technique has been developed for computing the supply current as well as the de...
Abstrnct-The propagation delay of interconnection lines is a major factor in determining the perform...
Design closure in today\u27s advanced chip construction requires a delicate balance among various co...
UnrestrictedThis dissertation investigates the effect of capacitive crosstalk on interconnect and lo...
International audienceIt is now well admitted that interconnects introduce delays and consume power ...
Global optimization of high speed and high integration CMOS VLSI circuit is greatly in need in deep ...
This paper presents a unified model for delay estimation in various CMOS logic styles. It also deriv...
In this paper, we develop a set of delay estimation models with consideration of various interconnec...
This paper presents a unified model for delay estimation in various CMOS logic styles including conv...
Low power oriented circuit optimization consists in selecting the best alternative between gate sizi...
Low power oriented circuit optimization consists in selecting the best alternative between gate sizi...
We present ecient, optimal algorithms for tim-ing optimization by discrete wire sizing and buer in-s...
This paper presents a new model for CMOS structures delays estimation based on a deep analysis of co...
A simplified RC delay model which is expressed explicitly in terms of transistor widths is presented...
In this paper, we study the simultaneous transistor and interconnect sizing (STIS) problem. We defin...
An accurate and fast technique has been developed for computing the supply current as well as the de...
Abstrnct-The propagation delay of interconnection lines is a major factor in determining the perform...
Design closure in today\u27s advanced chip construction requires a delicate balance among various co...
UnrestrictedThis dissertation investigates the effect of capacitive crosstalk on interconnect and lo...
International audienceIt is now well admitted that interconnects introduce delays and consume power ...