This paper proposes hybrid dynamic current mode logic (H-DyCML) as an alternative to existing dynamic CML (DyCML) style for digital circuit design in mixed-signal applications. H-DyCML introduces complementary pass transistors for implementation of logic functions. This allows reduction in the stacked source-coupled transistor pair levels in comparison to the existing DyCML style. The resulting reduction in transistor pair levels permits significant speed improvement. SPICE simulations using TSMC 180 nm and 90 nm CMOS technology parameters are carried out to verify the functionality and to identify their advantages. Some issues related to the compatibility of the complementary pass transistor logic have been investigated and the appropriate...
In the last years, MOS Current-Mode Logic (MCML) circuits are gaining a remarkable interest in sever...
Many modern digital systems use forms of CMOS logical implementation due to the straight forward des...
In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches...
With the growing demands of portable devices, it is necessary to pay attention to low-power digital ...
In this paper, we realize a high performance arithmetic circuits which is faster and have lower powe...
For a few decades, CMOS has been well known for a quite efficient design methodology. With its uniqu...
Abstract-We introduce a new logic style called Pseudo-Static Current Mode Logic (PSCML), which aims ...
Dual mode logic (DML) with both static and dynamic modes is able to solve severe delay of CMOS in lo...
In recent years, the major focus of VLSI design has shifted from high-speed to low-power consumption...
This paper introduces and compares two topologies for the C-element in MCML and two topologies for d...
(CML) circuits for a high speed Digital to Analog Converter (DAC) using standard CMOS 65nm process. ...
In this work, MOS Current Mode Logic (MCML) is analyzed for low power, low noise, mixed signal appli...
This paper presents CMOS Current Mode Logic (CML) circuits for a high speed Digital to Analog Conver...
In this paper, we address the problem of the optimum design of two-level MOS Current Mode Logic (MCM...
In this paper, a comparison is done between MOS Current Mode Logic (MCML) and Complementary metal Ox...
In the last years, MOS Current-Mode Logic (MCML) circuits are gaining a remarkable interest in sever...
Many modern digital systems use forms of CMOS logical implementation due to the straight forward des...
In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches...
With the growing demands of portable devices, it is necessary to pay attention to low-power digital ...
In this paper, we realize a high performance arithmetic circuits which is faster and have lower powe...
For a few decades, CMOS has been well known for a quite efficient design methodology. With its uniqu...
Abstract-We introduce a new logic style called Pseudo-Static Current Mode Logic (PSCML), which aims ...
Dual mode logic (DML) with both static and dynamic modes is able to solve severe delay of CMOS in lo...
In recent years, the major focus of VLSI design has shifted from high-speed to low-power consumption...
This paper introduces and compares two topologies for the C-element in MCML and two topologies for d...
(CML) circuits for a high speed Digital to Analog Converter (DAC) using standard CMOS 65nm process. ...
In this work, MOS Current Mode Logic (MCML) is analyzed for low power, low noise, mixed signal appli...
This paper presents CMOS Current Mode Logic (CML) circuits for a high speed Digital to Analog Conver...
In this paper, we address the problem of the optimum design of two-level MOS Current Mode Logic (MCM...
In this paper, a comparison is done between MOS Current Mode Logic (MCML) and Complementary metal Ox...
In the last years, MOS Current-Mode Logic (MCML) circuits are gaining a remarkable interest in sever...
Many modern digital systems use forms of CMOS logical implementation due to the straight forward des...
In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches...