International audienceThis chapter presents a technique for reducing energy consumed by hybrid caches that have both SRAM and STT-RAM (Spin-Transfer Torque RAM) in multi-core architecture. It is based on dynamic way partitioning of the SRAM cache as well as the STT-RAM cache. Each core is allocated with a specific number of ways consisting of SRAM ways and STT-RAM ways. Then a cache miss fills the corresponding block in the SRAM or STT-RAM region based on an existing technique called read-write aware region-based hybrid cache architecture. Thus, when a store operation from a core causes an L2 cache miss (store miss), the block is assigned to the SRAM cache. When a load operation from a core causes an L2 cache miss (load miss) and thus cause...
Presented to the 12th Annual Symposium on Graduate Research and Scholarly Projects (GRASP) held at ...
“©2014 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
As capacity and complexity of on-chip cache memory hierarchy increases, the service cost to the crit...
As technology scales down, energy consumption is becoming a big problem for traditional SRAM-based c...
Abstract — STT-RAM is an emerging NVRAM technology that promises high density, low energy and a comp...
International audienceMemories are currently a real bottleneck to design high speed and energy-effic...
Emerging Non-Volatile Memories (NVM) such as Spin-Torque Transfer RAM (STT-RAM) and Resistive RAM (R...
STT-RAM (Spin-Transfer Torque Random Access Memory) appears to be a viable alternative to SRAM-based...
Cache memories have been usually implemented with Static Random-Access Memory (SRAM) technology sin...
SRAM based cache becomes a more critical source of power dissipation, particularly for large last le...
Caching techniques have been an efficient mechanism for mitigating the effects of the processor-memo...
Energy efficiency has become one of the primary considerations in the designs of cyber-physical syst...
Modern architectures adopt large on-chip cache memory hierarchies with more than two levels. While t...
The advent of many core architectures has coincided with the energy and power limited design of mod...
Spin-Transfer Torque RAM (STTRAM) is a promising alternative to SRAM in on-chip caches, due to advan...
Presented to the 12th Annual Symposium on Graduate Research and Scholarly Projects (GRASP) held at ...
“©2014 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
As capacity and complexity of on-chip cache memory hierarchy increases, the service cost to the crit...
As technology scales down, energy consumption is becoming a big problem for traditional SRAM-based c...
Abstract — STT-RAM is an emerging NVRAM technology that promises high density, low energy and a comp...
International audienceMemories are currently a real bottleneck to design high speed and energy-effic...
Emerging Non-Volatile Memories (NVM) such as Spin-Torque Transfer RAM (STT-RAM) and Resistive RAM (R...
STT-RAM (Spin-Transfer Torque Random Access Memory) appears to be a viable alternative to SRAM-based...
Cache memories have been usually implemented with Static Random-Access Memory (SRAM) technology sin...
SRAM based cache becomes a more critical source of power dissipation, particularly for large last le...
Caching techniques have been an efficient mechanism for mitigating the effects of the processor-memo...
Energy efficiency has become one of the primary considerations in the designs of cyber-physical syst...
Modern architectures adopt large on-chip cache memory hierarchies with more than two levels. While t...
The advent of many core architectures has coincided with the energy and power limited design of mod...
Spin-Transfer Torque RAM (STTRAM) is a promising alternative to SRAM in on-chip caches, due to advan...
Presented to the 12th Annual Symposium on Graduate Research and Scholarly Projects (GRASP) held at ...
“©2014 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
As capacity and complexity of on-chip cache memory hierarchy increases, the service cost to the crit...