L1 data caches in high-performance processors continue to grow in set associativity. Higher associativity can significantly increase the cache energy consumption. Cache access latency can be affected as well, leading to an increase in overall energy consumption due to increased execution time. At the same time, the static energy consumption of the cache increases significantly with each new process generation. This paper proposes a new approach to reduce the overall L1 cache energy consumption using a combination of way caching and fast, speculative address generation. A 16-entry way cache storing a 3-bit way number for recently accessed L1 data cache lines is shown sufficient to significantly reduce both static and dynamic energy consumpti...
As CPU data requests to the level-one (L1) data cache (DC) can represent as much as 25 % of an embed...
Recently, energy dissipation by microprocessors is getting larger, which leads to a serious problem ...
Energy efficiency is one of the key metrics in the design of a widerange of processor types. For exa...
L1 data caches in high-performance processors continue to grow in set associativity. Higher associat...
L1 data caches in high-performance processors continue to grow in set associativity. Higher associat...
Set-associative caches achieve low miss rates for typical applications but result in significant ene...
The first level data cache in modern processors has become a major consumer of energy due to its inc...
High-performance processors use a large set–associative L1 data cache with multiple ports. As clock ...
Due to performance reasons, all ways in set-associative level-one (L1) data caches are accessed in p...
Abstract—Due to performance reasons, all ways in set-associative level-one (L1) data caches are acce...
In recent years, CPU performance has become energy constrained. If performance is to continue increa...
The number of battery powered devices is growing significantly and these devices require energy-effi...
The search goes on for another ground breaking phenomenon to reduce the ever-increasing disparity be...
Low-power research has flourished recently, in an attempt to address packaging and cooling concerns ...
Abstract—Energy efficiency plays a crucial role in the design of embedded processors especially for ...
As CPU data requests to the level-one (L1) data cache (DC) can represent as much as 25 % of an embed...
Recently, energy dissipation by microprocessors is getting larger, which leads to a serious problem ...
Energy efficiency is one of the key metrics in the design of a widerange of processor types. For exa...
L1 data caches in high-performance processors continue to grow in set associativity. Higher associat...
L1 data caches in high-performance processors continue to grow in set associativity. Higher associat...
Set-associative caches achieve low miss rates for typical applications but result in significant ene...
The first level data cache in modern processors has become a major consumer of energy due to its inc...
High-performance processors use a large set–associative L1 data cache with multiple ports. As clock ...
Due to performance reasons, all ways in set-associative level-one (L1) data caches are accessed in p...
Abstract—Due to performance reasons, all ways in set-associative level-one (L1) data caches are acce...
In recent years, CPU performance has become energy constrained. If performance is to continue increa...
The number of battery powered devices is growing significantly and these devices require energy-effi...
The search goes on for another ground breaking phenomenon to reduce the ever-increasing disparity be...
Low-power research has flourished recently, in an attempt to address packaging and cooling concerns ...
Abstract—Energy efficiency plays a crucial role in the design of embedded processors especially for ...
As CPU data requests to the level-one (L1) data cache (DC) can represent as much as 25 % of an embed...
Recently, energy dissipation by microprocessors is getting larger, which leads to a serious problem ...
Energy efficiency is one of the key metrics in the design of a widerange of processor types. For exa...