This work analyses the actual throughput of the Discrete Sine Transform (DST) stage in a realistic HEVC encoder, which executes the rate-distortion optimization algorithm to achieve high compression quality. Then, a low complexity DST factorization, where all the integer multiplications are substituted with add-and-shift operations, is exploited to design an efficient 1D-DST core. The proposed 1D-DST core is employed to derive two area efficient architectures, namely Folded and Full-parallel, for computing the 4×4 2D-DST in HEVC. Finally, the proposed 2D-DST architectures are synthesized on a 90-nm standard cell technology to support the actual target throughput required to encode 4K UHD @30fps video sequences, showing better area efficienc...
High Efficiency Video Coding, the latest video standard, uses larger and variable-sized coding units...
In this paper, a novel computation and energy reduction technique for High Efficiency Video Coding (...
This paper proposes a highly parallel two-dimensional (2D) HEVC transform hardware architecture, imp...
This work analyses the actual throughput of the Discrete Sine Transform (DST) stage in a realistic H...
This paper proposes a flexible and efficient implementation of the two-dimensional N-point Discrete ...
This paper proposes a flexible and efficient implementation of the two-dimensional N-point Discrete ...
During the last years, the increasing popularity of very high resolution formats and the growing of ...
Abstract—In this paper, we present area- and power-efficient architectures for the implementation of...
his work describes an approximate DCT architecture for the High Efficiency Video Coding (HEVC) stand...
This study presents a design of two-dimensional (2D) discrete cosine transform (DCT) hardware archit...
Since frame resolution of modern video streams is rapidly growing, the need for more complex and eff...
his work describes an approximate DCT architecture for the High Efficiency Video Coding (HEVC) stand...
This paper proposes an area-efficient fixed-point architecture for the computation of the discrete c...
This paper presents the first known high-level synthesis (HLS) implementation of integer discrete co...
A new high performance architecture for the computation of all the DCT operations adopted in the H.2...
High Efficiency Video Coding, the latest video standard, uses larger and variable-sized coding units...
In this paper, a novel computation and energy reduction technique for High Efficiency Video Coding (...
This paper proposes a highly parallel two-dimensional (2D) HEVC transform hardware architecture, imp...
This work analyses the actual throughput of the Discrete Sine Transform (DST) stage in a realistic H...
This paper proposes a flexible and efficient implementation of the two-dimensional N-point Discrete ...
This paper proposes a flexible and efficient implementation of the two-dimensional N-point Discrete ...
During the last years, the increasing popularity of very high resolution formats and the growing of ...
Abstract—In this paper, we present area- and power-efficient architectures for the implementation of...
his work describes an approximate DCT architecture for the High Efficiency Video Coding (HEVC) stand...
This study presents a design of two-dimensional (2D) discrete cosine transform (DCT) hardware archit...
Since frame resolution of modern video streams is rapidly growing, the need for more complex and eff...
his work describes an approximate DCT architecture for the High Efficiency Video Coding (HEVC) stand...
This paper proposes an area-efficient fixed-point architecture for the computation of the discrete c...
This paper presents the first known high-level synthesis (HLS) implementation of integer discrete co...
A new high performance architecture for the computation of all the DCT operations adopted in the H.2...
High Efficiency Video Coding, the latest video standard, uses larger and variable-sized coding units...
In this paper, a novel computation and energy reduction technique for High Efficiency Video Coding (...
This paper proposes a highly parallel two-dimensional (2D) HEVC transform hardware architecture, imp...