This paper introduces ARCtimer, a framework for modeling, generating, verifying, and enforcing timing constraints for individual self-timed handshake components. The constraints guarantee that the component’s gate-level circuit implementation obeys the component’s handshake protocol specification. Because the handshake protocols are delayinsensitive, self-timed systems built using ARCtimer-verified components are also delay-insensitive. By carefully considering time locally, we can ignore time globally. ARCtimer comes early in the design process as part of building a library of verified components for later system use. The library also stores static timing analysis (STA) code to validate and enforce the component’s constraints in any self-t...
The incorporation of timing makes circuit verification computationally expensive. This paper propose...
A new definition of semi-modularity to accommodate relative timing constraints in self-timed circuit...
Journal ArticleThis paper presents timed event/level(TEL) structures, an extension to timed event-ru...
Einstein\u27s relativity theory tells us that the notion of simultaneity can only be approximated fo...
AbstractIn a formal approach to component specification, interfaces are usually described using pre-...
This paper presents a method for the design of self timed circuits on an integrated circuit that tak...
Library characterization and \u27Static Timing Analysis\u27 (STA) are widely used in the design of m...
Journal ArticleAbstract-Recent design examples have shown that significant performance gains are rea...
Aggressive timed circuits, including synchronous and asynchronous self-resetting circuits, are parti...
In this letter we present a timing and control strategy that can be used to realize synchronous syst...
Abstract: Through the envisioned AUTOSAR methodology, the integration of hardware and software compo...
System design, i.e. the design of board-level circuits and systems-on-a-chip, focuses on the integra...
The development of a product typically starts with the specification of the user’s requirements and ...
A timing and control strategy that can be used to realize synchronous systems with a level of perfor...
Journal ArticleAsynchronous or self-timed systems that do not rely on U global clock to keep system...
The incorporation of timing makes circuit verification computationally expensive. This paper propose...
A new definition of semi-modularity to accommodate relative timing constraints in self-timed circuit...
Journal ArticleThis paper presents timed event/level(TEL) structures, an extension to timed event-ru...
Einstein\u27s relativity theory tells us that the notion of simultaneity can only be approximated fo...
AbstractIn a formal approach to component specification, interfaces are usually described using pre-...
This paper presents a method for the design of self timed circuits on an integrated circuit that tak...
Library characterization and \u27Static Timing Analysis\u27 (STA) are widely used in the design of m...
Journal ArticleAbstract-Recent design examples have shown that significant performance gains are rea...
Aggressive timed circuits, including synchronous and asynchronous self-resetting circuits, are parti...
In this letter we present a timing and control strategy that can be used to realize synchronous syst...
Abstract: Through the envisioned AUTOSAR methodology, the integration of hardware and software compo...
System design, i.e. the design of board-level circuits and systems-on-a-chip, focuses on the integra...
The development of a product typically starts with the specification of the user’s requirements and ...
A timing and control strategy that can be used to realize synchronous systems with a level of perfor...
Journal ArticleAsynchronous or self-timed systems that do not rely on U global clock to keep system...
The incorporation of timing makes circuit verification computationally expensive. This paper propose...
A new definition of semi-modularity to accommodate relative timing constraints in self-timed circuit...
Journal ArticleThis paper presents timed event/level(TEL) structures, an extension to timed event-ru...