Delay-insensitive asynchronous circuits have been the target of a renewed research effort because of the advantages they offer over traditional synchronous circuits. Minimal timing analysis, inherent robustness against power-supply, temperature, and process variations, reduced energy consumption, less noise and EMI emission, and easy design reuse are some of the benefits of these circuits. NULL Convention Logic (NCL) is one of the mainstream asynchronous logic design paradigms that has been shown to be a promising method for designing delay-insensitive asynchronous circuits. This dissertation investigates new areas in NCL design and test and is made of three sections. The first section discusses different CMOS implementations of NCL gates a...
As digital circuit design continues to evolve due to progress of semiconductor processes well into t...
Self-timed logic design methods are developed using Threshold Combinational Reduction (TCR) within t...
Self-timed multipliers, designed using the delay-insensitive null convention logic (NCL) paradigm, w...
Integrated circuit (IC) designers face many challenges in utilizing state-of-the-art technology node...
NULL Convention Logic (NCL) provides an asynchronous design methodology employing dual-rail signals,...
Self-timed properly judgment layout strategies are advanced the usage of Threshold Combinational Red...
This dissertation proposes an ultra-low power design methodology called bit-wise MTNCL for bit-wise ...
This thesis presents an implementation of a method developed to readily convert Boolean designs into...
This dissertation focuses on developing algorithms for design automation of asynchronous NULL Conven...
As clock skew and power consumption become major challenges in deep submicron design of synchronous ...
Due to the absence of a global clock and presence of more state holding elements that synchronize th...
This Master\u27s thesis is intended to familiarize the reader with the asynchronous delay-insensitiv...
ARTICLE IN PRESS Self-timed logic design methods are developed using Threshold Combinational Reducti...
NULL Convention Logic (NCL) is a Quasi-Delay Insensitive (QDI) asynchronous design paradigm that aim...
Two versions of a reconfigurable logic element are developed for use in constructing afield-programm...
As digital circuit design continues to evolve due to progress of semiconductor processes well into t...
Self-timed logic design methods are developed using Threshold Combinational Reduction (TCR) within t...
Self-timed multipliers, designed using the delay-insensitive null convention logic (NCL) paradigm, w...
Integrated circuit (IC) designers face many challenges in utilizing state-of-the-art technology node...
NULL Convention Logic (NCL) provides an asynchronous design methodology employing dual-rail signals,...
Self-timed properly judgment layout strategies are advanced the usage of Threshold Combinational Red...
This dissertation proposes an ultra-low power design methodology called bit-wise MTNCL for bit-wise ...
This thesis presents an implementation of a method developed to readily convert Boolean designs into...
This dissertation focuses on developing algorithms for design automation of asynchronous NULL Conven...
As clock skew and power consumption become major challenges in deep submicron design of synchronous ...
Due to the absence of a global clock and presence of more state holding elements that synchronize th...
This Master\u27s thesis is intended to familiarize the reader with the asynchronous delay-insensitiv...
ARTICLE IN PRESS Self-timed logic design methods are developed using Threshold Combinational Reducti...
NULL Convention Logic (NCL) is a Quasi-Delay Insensitive (QDI) asynchronous design paradigm that aim...
Two versions of a reconfigurable logic element are developed for use in constructing afield-programm...
As digital circuit design continues to evolve due to progress of semiconductor processes well into t...
Self-timed logic design methods are developed using Threshold Combinational Reduction (TCR) within t...
Self-timed multipliers, designed using the delay-insensitive null convention logic (NCL) paradigm, w...