This paper presents an analysis of energy dissipation of a decimation filter chain of four half band digital (HBD) filters operated in the sub-threshold (sub-VT) region with throughput constraints. To combat speed degradation due to scaling of supply voltage, various HBD filters are implemented as unfolded structures. The designs are synthesized in 65 nm CMOS technology with low-power and three threshold options, both as single-VT and as dual-VT. A sub-VT energy model is applied to characterize the designs in the sub-VT domain. Simulation results show that the unfolded by 2 and 4 architectures are the most energy efficient for throughput requirements between 250 ksamples/s, and 2Msamples/s. By the selection of optimum architectures and stan...
We present a design technique for (near) subthreshold operation that achieves ultra low energy dissi...
We present a design technique for (near) subthreshold operation that achieves ultra low energy dissi...
Abstract — It is predicted that at the 90nm technolony node, leakage power will surpass dynamic powe...
This paper presents an analysis on energy dissipation of a digital half band filters operated in the...
This paper presents an analysis on energy dissipation of digital half-band filters operating in the ...
This paper presents an analysis on energy dissipation of digital half-band filters operating in the ...
The ever expanding market of ultra portable electronic products is compelling the designer to invest...
Voltage scaling is one of the most effective and straightforward means for CMOS digital circuit’s en...
The ever expanding market of ultra portable electronic products is compelling the designer to invest...
Abstract—We present a design technique for (near) subthreshold operation that achieves ultra low ene...
We present a design technique for (near) subthreshold operation that achieves ultra low energy dissi...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
We present a design technique for (near) subthreshold operation that achieves ultra low energy dissi...
grantor: University of TorontoIn this thesis, a micropower 32nd order digital filter for ...
This manuscript presents simulation results of energy dissipation in sub-threshold (sub-VT ) of vari...
We present a design technique for (near) subthreshold operation that achieves ultra low energy dissi...
We present a design technique for (near) subthreshold operation that achieves ultra low energy dissi...
Abstract — It is predicted that at the 90nm technolony node, leakage power will surpass dynamic powe...
This paper presents an analysis on energy dissipation of a digital half band filters operated in the...
This paper presents an analysis on energy dissipation of digital half-band filters operating in the ...
This paper presents an analysis on energy dissipation of digital half-band filters operating in the ...
The ever expanding market of ultra portable electronic products is compelling the designer to invest...
Voltage scaling is one of the most effective and straightforward means for CMOS digital circuit’s en...
The ever expanding market of ultra portable electronic products is compelling the designer to invest...
Abstract—We present a design technique for (near) subthreshold operation that achieves ultra low ene...
We present a design technique for (near) subthreshold operation that achieves ultra low energy dissi...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
We present a design technique for (near) subthreshold operation that achieves ultra low energy dissi...
grantor: University of TorontoIn this thesis, a micropower 32nd order digital filter for ...
This manuscript presents simulation results of energy dissipation in sub-threshold (sub-VT ) of vari...
We present a design technique for (near) subthreshold operation that achieves ultra low energy dissi...
We present a design technique for (near) subthreshold operation that achieves ultra low energy dissi...
Abstract — It is predicted that at the 90nm technolony node, leakage power will surpass dynamic powe...