An all digital phase-locked loop (ADPLL) has been implemented in a 90-nm CMOS process. It uses a phase-frequency detector (PFD) connected to two time-to-digital converters (TDC). To save power the TDCs use delay line cells with uneven delay time. During frequency acquisition an automatic tuning bank controller selects active bank of the digitally controlled oscillator (DCO), which features three separate tuning banks for both high resolution and wide frequency tuning range. To further increase the resolution a high-speed delta-sigma modulator is also used, modulating the DCO fine tuning word. The PLL achieves a measured phase noise of -125dBc/Hz at 1MHz offset from a divided-by-2 carrier frequency of 2.58GHz. The core area is 0.33mm2 and th...
Digital PLLs exploit CMOS scaling and allow accurate cancellation of fractional spurs and automatic ...
This paper presents the design of a time-digital converter suitable for a 3.5-GHz all-digital phase...
Digital PLLs exploit CMOS scaling and allow accurate cancellation of fractional spurs and automatic ...
An all digital phase-locked loop (ADPLL) has been implemented in a 90-nm CMOS process. It uses a pha...
This thesis presents a high-frequency wide tuning range all digital phase locked loop (ADPLL) in 90 ...
A divider-less all digital phase locked loop (ADPLL) with a high frequency resolution is implemented...
An all-digital phase-locked loop (ADPLL) with all components working with time interval or period si...
A 5GHz digital frequency synthesizer achieving a low noise for wireless RF application is presented....
We present a digital phase-locked loop (DPLL) operating from 2.8 to 3.8 GHz with an on-chip 40-MHz r...
Phase Locked Loops (PLLs) are widely used in clock recovery and frequency synthesis. Fully Digital P...
[[abstract]]In this paper, we aim to design and implement an all digital phase-locked loop (ADPLL) c...
[[abstract]]The cores of the all-digital phase-locked loop (ADPLL) are the switch-tuning digital con...
A CMOS phase-locked loop (PLL) which synthesizes frequencies between 474 and 858 MHz in steps of I M...
[[abstract]]This paper is to design and implement an all digital phase-locked loop (ADPLL) circuit. ...
A Digital PLL is designed with improved acquisition time and power efficiency. The implemented D-PLL...
Digital PLLs exploit CMOS scaling and allow accurate cancellation of fractional spurs and automatic ...
This paper presents the design of a time-digital converter suitable for a 3.5-GHz all-digital phase...
Digital PLLs exploit CMOS scaling and allow accurate cancellation of fractional spurs and automatic ...
An all digital phase-locked loop (ADPLL) has been implemented in a 90-nm CMOS process. It uses a pha...
This thesis presents a high-frequency wide tuning range all digital phase locked loop (ADPLL) in 90 ...
A divider-less all digital phase locked loop (ADPLL) with a high frequency resolution is implemented...
An all-digital phase-locked loop (ADPLL) with all components working with time interval or period si...
A 5GHz digital frequency synthesizer achieving a low noise for wireless RF application is presented....
We present a digital phase-locked loop (DPLL) operating from 2.8 to 3.8 GHz with an on-chip 40-MHz r...
Phase Locked Loops (PLLs) are widely used in clock recovery and frequency synthesis. Fully Digital P...
[[abstract]]In this paper, we aim to design and implement an all digital phase-locked loop (ADPLL) c...
[[abstract]]The cores of the all-digital phase-locked loop (ADPLL) are the switch-tuning digital con...
A CMOS phase-locked loop (PLL) which synthesizes frequencies between 474 and 858 MHz in steps of I M...
[[abstract]]This paper is to design and implement an all digital phase-locked loop (ADPLL) circuit. ...
A Digital PLL is designed with improved acquisition time and power efficiency. The implemented D-PLL...
Digital PLLs exploit CMOS scaling and allow accurate cancellation of fractional spurs and automatic ...
This paper presents the design of a time-digital converter suitable for a 3.5-GHz all-digital phase...
Digital PLLs exploit CMOS scaling and allow accurate cancellation of fractional spurs and automatic ...