Delay-controlled CMOS delay lines have been proved useful in a number of applications, notably the digitization of short time intervals. This paper introduces a new kind of CMOS delay line, in which the delay element is an array of capacitors controlled by a digital signal vector. This choice allows for a robust implementation of the circuitry controlling the delay generation, while the maximum speed attainable by the line is high compared to the maximum speed achieved by other delay line architectures. The delay line presented here was designed to produce an accurately tunable 16 x 0.5 ns delay under large temperature, supply voltage, and technological process quality variations
Voltage regulators used in the integrated circuit (IC) industry require precise voltage regulation. ...
Abstract—This paper proposes a process- and temperature-insensitive current-controlled delay generat...
Abstract—A survey and classification of architectures is presented in this paper for delay line ADC ...
Delay-controlled CMOS delay lines have been proved useful in a number of applications, notably the d...
A review on CMOS delay lines with a focus on the most frequently used techniques for high-resolution...
A programmable CMOS delay line circuit with microsecond delay range and adjustable duty cycle is pro...
Abstract—Variable delay elements are often used to manipulate the rising or falling edges of the clo...
Abstract — A delay element insensitive to power supply and temperature variations become important a...
A CMOS analog continuous-time delay line composed of cascaded first-order current-domain all-pass se...
Development of high-performance CMOS delay lines is becoming a crucial necessity for many advanced a...
Absrracr-A CMOS analog continuous-time delay line has been devel-oped composed of cascaded first-ord...
A reduction of the non-linearity of a CMOS all-digital shunt-capacitor delay-locked delay-line (DLL)...
A reduction of the non-linearity of a CMOS all-digital shunt-capacitor delay-line is achieved by per...
In this paper, a design methodology for an efficient programmable delay line using reduced hardware ...
An on-chip non-linearity self-calibration of a CMOS all-digital shunt capacitor delay-line is achiev...
Voltage regulators used in the integrated circuit (IC) industry require precise voltage regulation. ...
Abstract—This paper proposes a process- and temperature-insensitive current-controlled delay generat...
Abstract—A survey and classification of architectures is presented in this paper for delay line ADC ...
Delay-controlled CMOS delay lines have been proved useful in a number of applications, notably the d...
A review on CMOS delay lines with a focus on the most frequently used techniques for high-resolution...
A programmable CMOS delay line circuit with microsecond delay range and adjustable duty cycle is pro...
Abstract—Variable delay elements are often used to manipulate the rising or falling edges of the clo...
Abstract — A delay element insensitive to power supply and temperature variations become important a...
A CMOS analog continuous-time delay line composed of cascaded first-order current-domain all-pass se...
Development of high-performance CMOS delay lines is becoming a crucial necessity for many advanced a...
Absrracr-A CMOS analog continuous-time delay line has been devel-oped composed of cascaded first-ord...
A reduction of the non-linearity of a CMOS all-digital shunt-capacitor delay-locked delay-line (DLL)...
A reduction of the non-linearity of a CMOS all-digital shunt-capacitor delay-line is achieved by per...
In this paper, a design methodology for an efficient programmable delay line using reduced hardware ...
An on-chip non-linearity self-calibration of a CMOS all-digital shunt capacitor delay-line is achiev...
Voltage regulators used in the integrated circuit (IC) industry require precise voltage regulation. ...
Abstract—This paper proposes a process- and temperature-insensitive current-controlled delay generat...
Abstract—A survey and classification of architectures is presented in this paper for delay line ADC ...