The use of coarse-grain reconfigurable architectures (CGRA) is a suitable alternative for hardware acceleration in many application areas, including digital holographic imaging. In this paper, we propose a CGRA-based system with an array of processing and memory cells, which communicate using a local and a global communication network, and a stream memory controller to manage data transfers to external memory. We present our SystemC-based exploration environment (SCENIC) and methodology used to construct and evaluate systems containing reconfigurable architectures. A case study illustrates the advantages with rapid system level exploration to find and solve bottlenecks in complex designs prior to RTL description
Increasing silicon area and inter-chip communication costs allow and require that modern general pur...
Signal processors exploiting ASIC acceleration suffer from sky-rocketing manufacturing costs and lon...
In this paper we study the acceleration of a new class of cognitive processing applications based on...
Abstract — The use of coarse-grain reconfigurable architectures (CGRA) is a suitable alternative for...
This thesis discusses modeling and implementation of reconfigurable hardware architectures for real-...
We propose in this paper an original design space exploration method for reconfigurable architecture...
Part 5: Embedded HW/SW Design and ApplicationsInternational audienceCoarse-Grained Reconfigurable Ar...
We describe an open-source software framework, CGRA-ME, for the modeling and exploration of coarse-g...
This paper describes the implementation of a custom DSP system to accelerate image processing algori...
We propose a new development for calculating a computer-generated hologram (CGH) through the use of ...
Reconfigurable architectures become more popular now general purpose compute performance does not in...
The real-time image forming in future, high-end synthetic aperture radar systems is an example of an...
The increasing complexity of today’s multimedia and wireless ap-plications is motivating the system ...
Recent decades have seen large growth in the silicon industry with transistor scaling and transistor...
Abstract- In this paper we propose a system level design and refinement method-ology based on the Sy...
Increasing silicon area and inter-chip communication costs allow and require that modern general pur...
Signal processors exploiting ASIC acceleration suffer from sky-rocketing manufacturing costs and lon...
In this paper we study the acceleration of a new class of cognitive processing applications based on...
Abstract — The use of coarse-grain reconfigurable architectures (CGRA) is a suitable alternative for...
This thesis discusses modeling and implementation of reconfigurable hardware architectures for real-...
We propose in this paper an original design space exploration method for reconfigurable architecture...
Part 5: Embedded HW/SW Design and ApplicationsInternational audienceCoarse-Grained Reconfigurable Ar...
We describe an open-source software framework, CGRA-ME, for the modeling and exploration of coarse-g...
This paper describes the implementation of a custom DSP system to accelerate image processing algori...
We propose a new development for calculating a computer-generated hologram (CGH) through the use of ...
Reconfigurable architectures become more popular now general purpose compute performance does not in...
The real-time image forming in future, high-end synthetic aperture radar systems is an example of an...
The increasing complexity of today’s multimedia and wireless ap-plications is motivating the system ...
Recent decades have seen large growth in the silicon industry with transistor scaling and transistor...
Abstract- In this paper we propose a system level design and refinement method-ology based on the Sy...
Increasing silicon area and inter-chip communication costs allow and require that modern general pur...
Signal processors exploiting ASIC acceleration suffer from sky-rocketing manufacturing costs and lon...
In this paper we study the acceleration of a new class of cognitive processing applications based on...