A 5GHz digital frequency synthesizer achieving a low noise for wireless RF application is presented. This architecture uses a multi-delay coarse-fine Time-to-Digital Converter (TDC) to achieve both the large detection range and fine resolution. A Digitally Controlled Oscillator (DCO) based on capacitive degeneration in LC-Tank is also implement-ed. The DCO achieves frequency quantization step of 300 Hz without any dithering. Simulated phase noise at 5 GHz carrier frequency is -125 and -151 dBc/Hz at 1 MHz and 20 MHz offset, respectively. The Digital phase-locked loop (DPLL) is realized in 90nm CMOS process and consumes 14mA from a 1.2V supply
This paper presents the design of a digital PLL which uses a high resolution Gated-Ring-Oscillator-B...
An all-digital phase locked loop (ADPLL)-based local oscillator (LO) of RF transceiver application s...
Circuit and system techniques for reducing phase noise in frequency synthesizers, and cancelling pha...
A high performance all digital PLL RF synthesizer is presented. The key building block is a high res...
An all digital phase-locked loop (ADPLL) has been implemented in a 90-nm CMOS process. It uses a pha...
An all digital phase-locked loop (ADPLL) has been implemented in a 90-nm CMOS process. It uses a pha...
This paper presents the design of a time-digital converter suitable for a 3.5-GHz all-digital phase...
This paper presents the design of a time-digital converter suitable for a 3.5-GHz all-digital phase...
This paper presents the design of a time-digital converter suitable for a 3.5-GHz all-digital phase...
This paper presents the design of a time-digital converter suitable for a 3.5-GHz all-digital phase...
The fractional-N frequency synthesis based on Digital Phase Locked Loop (DPLLs) has become a conven...
The fractional-N frequency synthesis based on Digital Phase Locked Loop (DPLLs) has become a conven...
The fractional-N frequency synthesis based on Digital Phase Locked Loop (DPLLs) has become a conven...
The fractional-N frequency synthesis based on Digital Phase Locked Loop (DPLLs) has become a conven...
The fractional-N frequency synthesis based on Digital Phase Locked Loop (DPLLs) has become a conven...
This paper presents the design of a digital PLL which uses a high resolution Gated-Ring-Oscillator-B...
An all-digital phase locked loop (ADPLL)-based local oscillator (LO) of RF transceiver application s...
Circuit and system techniques for reducing phase noise in frequency synthesizers, and cancelling pha...
A high performance all digital PLL RF synthesizer is presented. The key building block is a high res...
An all digital phase-locked loop (ADPLL) has been implemented in a 90-nm CMOS process. It uses a pha...
An all digital phase-locked loop (ADPLL) has been implemented in a 90-nm CMOS process. It uses a pha...
This paper presents the design of a time-digital converter suitable for a 3.5-GHz all-digital phase...
This paper presents the design of a time-digital converter suitable for a 3.5-GHz all-digital phase...
This paper presents the design of a time-digital converter suitable for a 3.5-GHz all-digital phase...
This paper presents the design of a time-digital converter suitable for a 3.5-GHz all-digital phase...
The fractional-N frequency synthesis based on Digital Phase Locked Loop (DPLLs) has become a conven...
The fractional-N frequency synthesis based on Digital Phase Locked Loop (DPLLs) has become a conven...
The fractional-N frequency synthesis based on Digital Phase Locked Loop (DPLLs) has become a conven...
The fractional-N frequency synthesis based on Digital Phase Locked Loop (DPLLs) has become a conven...
The fractional-N frequency synthesis based on Digital Phase Locked Loop (DPLLs) has become a conven...
This paper presents the design of a digital PLL which uses a high resolution Gated-Ring-Oscillator-B...
An all-digital phase locked loop (ADPLL)-based local oscillator (LO) of RF transceiver application s...
Circuit and system techniques for reducing phase noise in frequency synthesizers, and cancelling pha...