In this work, we present a novel self-aligned gate-last fabrication process for vertical nanowire metal-oxide-semiconductor field-effect transistors. The fabrication method allows for exposure dose-defined gate lengths and a local diameter reduction of the intrinsic channel segment, while maintaining thicker highly doped access regions. Using this process, InAs nanowire transistors combining good on-and off-performance are fabricated demonstrating Q = gm,max/SS = 8.2, which is higher than any previously reported vertical nanowire MOSFET
Silicon nanowires have received considerable attention as transistor components because they represe...
In this thesis fabrication and optimization of vertical III-V Tunneling Field-Effect transistors was...
Field-effect transistors (FETs) based on semiconductor nanowires (Bryllert et al., 2005) have the po...
Vertical InAs nanowire transistors are fabricated on Si using a gate-last method, allowing for litho...
We demonstrate a process to vary the gate-length of vertical MOSFETs on the same sample with high ac...
Recent decades have seen an exponential increase in the functionality of electronic circuits, allowi...
A new processing scheme for the fabrication of sub-100-nm-gate-length vertical nanowire transistors ...
Vertical III-V nanowire MOSFETs are interesting candidates for future digital and analog application...
In this paper, we report on the development of a vertical wrap-gated field-effect transistor based o...
Vertical nanowire n-type (InAs) and p-type (GaSb) transistors are co-processed and co-integrated usi...
This thesis explores a novel transistor technology based on vertical InAs nanowires, which could be ...
Vertical III-V nanowire MOSFETs have demonstrated excellent performance including high transconducta...
In this letter, the authors demonstrate a vertical wrap-gated field-effect transistor based on InAs ...
In this paper, we report on the development of a vertical wrap-gated field-effect transistor based o...
Abstract—We present results on fabrication and dc character-ization of vertical InAs nanowire wrap-g...
Silicon nanowires have received considerable attention as transistor components because they represe...
In this thesis fabrication and optimization of vertical III-V Tunneling Field-Effect transistors was...
Field-effect transistors (FETs) based on semiconductor nanowires (Bryllert et al., 2005) have the po...
Vertical InAs nanowire transistors are fabricated on Si using a gate-last method, allowing for litho...
We demonstrate a process to vary the gate-length of vertical MOSFETs on the same sample with high ac...
Recent decades have seen an exponential increase in the functionality of electronic circuits, allowi...
A new processing scheme for the fabrication of sub-100-nm-gate-length vertical nanowire transistors ...
Vertical III-V nanowire MOSFETs are interesting candidates for future digital and analog application...
In this paper, we report on the development of a vertical wrap-gated field-effect transistor based o...
Vertical nanowire n-type (InAs) and p-type (GaSb) transistors are co-processed and co-integrated usi...
This thesis explores a novel transistor technology based on vertical InAs nanowires, which could be ...
Vertical III-V nanowire MOSFETs have demonstrated excellent performance including high transconducta...
In this letter, the authors demonstrate a vertical wrap-gated field-effect transistor based on InAs ...
In this paper, we report on the development of a vertical wrap-gated field-effect transistor based o...
Abstract—We present results on fabrication and dc character-ization of vertical InAs nanowire wrap-g...
Silicon nanowires have received considerable attention as transistor components because they represe...
In this thesis fabrication and optimization of vertical III-V Tunneling Field-Effect transistors was...
Field-effect transistors (FETs) based on semiconductor nanowires (Bryllert et al., 2005) have the po...