International audienceError detection and correction based on double-sampling is used as common technique to handle timing errors while scaling V dd for energy efficiency. An additional sampling element is inserted in the critical paths of the design, to double sample the outputs of those logic paths at different time instances that may fail while scaling the supply voltage or the clock frequency of the design. However, overclocking, and error detection and correction capabilities of the double sampling methods are limited due to the fixed speculation window which lacks adaptability for tracking variations such as temperature. In this paper, we introduce a dynamic speculation window to be used in double sampling schemes for timing error det...
Circuit variation is one of the biggest problems to overcome if Moore\u27s Law is to continue. It is...
International audienceTo compensate the variability effects in advanced technologies, Process, Volta...
With technology scaling, vulnerability to soft errors in random logic is increasing. There is a need...
International audienceError detection and correction based on double-sampling is used as common tech...
Low-power consumption has become an important aspect of processors and systems design. Many techniqu...
International audienceAn efficient implementation of voltage over-scaling policies for ultra-low pow...
Aggressive reduction of timing margins, called timing speculation, is an effective way of reducing t...
Timing guardbands act as a barrier protecting conventional processors from circuit-level phenomena l...
The operation of FPGA systems, like most VLSI technology, is traditionally governed by static timing...
There is much focus on timing error resilience for the speed critical paths of processors. In the co...
Static timing analysis provides the basis for setting the clock period of a microprocessor core, bas...
Dynamic voltage scaling (DVS) technique is primarily used in digital design to enhance the energy ef...
Chip manufacturers define voltage margins on top of the “best-case” operational voltage of their chi...
Dynamic voltage scaling (DVS) technique is primarily used in digital design to enhance the energy ef...
International audienceIn this article, we propose a technique for improving the efficiency of convol...
Circuit variation is one of the biggest problems to overcome if Moore\u27s Law is to continue. It is...
International audienceTo compensate the variability effects in advanced technologies, Process, Volta...
With technology scaling, vulnerability to soft errors in random logic is increasing. There is a need...
International audienceError detection and correction based on double-sampling is used as common tech...
Low-power consumption has become an important aspect of processors and systems design. Many techniqu...
International audienceAn efficient implementation of voltage over-scaling policies for ultra-low pow...
Aggressive reduction of timing margins, called timing speculation, is an effective way of reducing t...
Timing guardbands act as a barrier protecting conventional processors from circuit-level phenomena l...
The operation of FPGA systems, like most VLSI technology, is traditionally governed by static timing...
There is much focus on timing error resilience for the speed critical paths of processors. In the co...
Static timing analysis provides the basis for setting the clock period of a microprocessor core, bas...
Dynamic voltage scaling (DVS) technique is primarily used in digital design to enhance the energy ef...
Chip manufacturers define voltage margins on top of the “best-case” operational voltage of their chi...
Dynamic voltage scaling (DVS) technique is primarily used in digital design to enhance the energy ef...
International audienceIn this article, we propose a technique for improving the efficiency of convol...
Circuit variation is one of the biggest problems to overcome if Moore\u27s Law is to continue. It is...
International audienceTo compensate the variability effects in advanced technologies, Process, Volta...
With technology scaling, vulnerability to soft errors in random logic is increasing. There is a need...