AbstractThe Dynamic Reconfiguration Technology provides powerful technological support to achieve high-performance general-purpose CPU system in resolving the application of diversity issues, meanwhile improving the enhanced on-chip resource utilization, reducing the complexity of the design, cost and power consumption. The dissertation designs the integer part of the Intel SSE Instruction Set computing Reduced Instruction Set Computer CPU (RISC_CPU) and dynamically self-reconfigurable DISC_CPU, combining the Dynamic Reconfiguration Technology with the general-purpose CPU technology, and achieves Dynamic Instruction Set Computer CPU (DISC_CPU) supporting for multiple SSE (Streaming SIMD Extensions) Instruction Set on a single-chip FPGA
Nowadays when we want to do a design, we need to software-hardware partition first. It is because th...
The capability to tailor the processor instruction set architecture (ISA) around the computational r...
Dynamic and partial reconfiguration of hardware architectures such as FPGAs and coarse grain process...
AbstractThe Dynamic Reconfiguration Technology provides powerful technological support to achieve hi...
A Dynamic Instruction Set Computer (DISC) has been developed that supports demand-driven modificatio...
The design space for dynamically reconfigurable SoCs can be seen in three dimensions: 1) the system ...
Proceedings of: Second International Workshop on Sustainable Ultrascale Computing Systems (NESUS 201...
This paper introduces a novel formal model of computation denoted as RecDEVS. It is targeted to the ...
Abstract—This paper presents the design alternatives for reconfigurable instruction set processors (...
The emerging field of reconfigurable computing promises increased processing power in terms of speed...
The concept of dynamic reconfigurability combines advantages of hardware and software. The goal is t...
The new technology of reconfigurable System-on-Chip is shown to be a good match to the requirements ...
This paper presents the idea of the reconfigurable general-purpose processor implemented as dynamica...
Proceedings of: First International Workshop on Sustainable Ultrascale Computing Systems (NESUS 2014...
This Ph.D. thesis describes a new approach for adaptive processors using a reconfigurable fabric (em...
Nowadays when we want to do a design, we need to software-hardware partition first. It is because th...
The capability to tailor the processor instruction set architecture (ISA) around the computational r...
Dynamic and partial reconfiguration of hardware architectures such as FPGAs and coarse grain process...
AbstractThe Dynamic Reconfiguration Technology provides powerful technological support to achieve hi...
A Dynamic Instruction Set Computer (DISC) has been developed that supports demand-driven modificatio...
The design space for dynamically reconfigurable SoCs can be seen in three dimensions: 1) the system ...
Proceedings of: Second International Workshop on Sustainable Ultrascale Computing Systems (NESUS 201...
This paper introduces a novel formal model of computation denoted as RecDEVS. It is targeted to the ...
Abstract—This paper presents the design alternatives for reconfigurable instruction set processors (...
The emerging field of reconfigurable computing promises increased processing power in terms of speed...
The concept of dynamic reconfigurability combines advantages of hardware and software. The goal is t...
The new technology of reconfigurable System-on-Chip is shown to be a good match to the requirements ...
This paper presents the idea of the reconfigurable general-purpose processor implemented as dynamica...
Proceedings of: First International Workshop on Sustainable Ultrascale Computing Systems (NESUS 2014...
This Ph.D. thesis describes a new approach for adaptive processors using a reconfigurable fabric (em...
Nowadays when we want to do a design, we need to software-hardware partition first. It is because th...
The capability to tailor the processor instruction set architecture (ISA) around the computational r...
Dynamic and partial reconfiguration of hardware architectures such as FPGAs and coarse grain process...