AbstractThis paper develops a modular synthesis algorithm for timed circuits that is dramatically accelerated by partial order reduction. Each timed circuit module is specified using a level-ruled Petri net (LPN), a new type of Petri net that allows timing constraints and Boolean level expressions to be annotated between each place and transition. The algorithm synthesizes each module in a hierarchical design individually. It utilizes partial order reduction to reduce the state space explored for the other modules by considering a single order on independent enabled transitions. This approach better manages the state explosion problem resulting in a more than an order of magnitude reduction in synthesis time. The improved synthesis time ena...
Journal ArticleThis paper presents a tool which synthesizes timed circuits from reduced state graphs...
Asynchronous circuits can be modeled as concurrent systems in which events are interpreted as signal...
This paper presents a method to synthesize labeled Petri nets from state-based models. Although stat...
This paper develops a modular synthesis algorithm for timed circuits that is dramatically accelerate...
Journal ArticleThis paper presents a new approach for synthesis and verification of asynchronous cir...
Journal ArticleAbstract-This paper presents a decomposition-based method for timed circuit design th...
Journal ArticleUsing a level-oriented model for verification of asynchronous circuits helps users to...
International audienceThis book is a comprehensive, systematic survey of the synthesis problem, and ...
Journal ArticleAbstract-This paper presents a new timing analysis algorithm for efficient state spac...
Journal ArticleThis paper presents a new method to synthesize timed asynchronous circuits directly f...
The paper describes a new method for the synthesis of the application specific logic controllers, ta...
http://link.springer.com/chapter/10.1007/978-3-319-10512-3_5Partial order reduction techniques aim a...
Journal ArticleAbstract This paper presents new timing analysis algorithms for efficient state spa...
Methods are presented for synthesizing delay-insensitive circuits whose behavior is specified by Pet...
International audienceThis paper introduces an extension of Timed Petri Nets for the modeling of syn...
Journal ArticleThis paper presents a tool which synthesizes timed circuits from reduced state graphs...
Asynchronous circuits can be modeled as concurrent systems in which events are interpreted as signal...
This paper presents a method to synthesize labeled Petri nets from state-based models. Although stat...
This paper develops a modular synthesis algorithm for timed circuits that is dramatically accelerate...
Journal ArticleThis paper presents a new approach for synthesis and verification of asynchronous cir...
Journal ArticleAbstract-This paper presents a decomposition-based method for timed circuit design th...
Journal ArticleUsing a level-oriented model for verification of asynchronous circuits helps users to...
International audienceThis book is a comprehensive, systematic survey of the synthesis problem, and ...
Journal ArticleAbstract-This paper presents a new timing analysis algorithm for efficient state spac...
Journal ArticleThis paper presents a new method to synthesize timed asynchronous circuits directly f...
The paper describes a new method for the synthesis of the application specific logic controllers, ta...
http://link.springer.com/chapter/10.1007/978-3-319-10512-3_5Partial order reduction techniques aim a...
Journal ArticleAbstract This paper presents new timing analysis algorithms for efficient state spa...
Methods are presented for synthesizing delay-insensitive circuits whose behavior is specified by Pet...
International audienceThis paper introduces an extension of Timed Petri Nets for the modeling of syn...
Journal ArticleThis paper presents a tool which synthesizes timed circuits from reduced state graphs...
Asynchronous circuits can be modeled as concurrent systems in which events are interpreted as signal...
This paper presents a method to synthesize labeled Petri nets from state-based models. Although stat...