How much margin do we have to add to the delay lines of a bundled-data circuit? This paper is an attempt to give a methodical answer to this question, taking into account all sources of variability and the existing EDA machinery for timing analysis and sign-off. The paper is based on the study of the margins of a ring oscillator that substitutes a PLL as clock generator. A timing model is proposed that shows that a 12% margin for delay lines can be sufficient to cover variability in a 65nm technology. In a typical scenario, performance and energy improvements between 15% and 35% can be obtained by using a ring oscillator instead of a PLL. The paper concludes that a synchronous circuit with a ring oscillator clock shows similar benefits in p...
Timing jitter in clock signals presents a limitation to the performance of a variety of applications...
Thanks to their small area and multiphase output, ring oscillators (ROs) play important roles in man...
Improvements in circuit manufacturing have allowed, along the years, increasingly complex designs. ...
How much margin do we have to add to the delay lines of a bundled-data circuit? This paper is an att...
Les oscillateurs sont des blocs qui figurent dans presque tous les circuits. En effet,ils sont utili...
© 2017 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
This paper shows that, for a given power budget, a practical phase-locked loop (PLL)-based clock mul...
A common voltage-controlled oscillator (VCO) architecture used in the phase locked loop (PLL) is the...
Technology scaling enables lower supply voltages, but also increases power density of integrated cir...
© 2015 IEEE.Personal use of this material is permitted. Permission from IEEE must be obtained for al...
This project proposes to substitute the Clock of a circuit for a Ring Oscillator. This Ring Oscillat...
© 2019 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
Project (M.S., Electrical and Electronic Engineering)--California State University, Sacramento, 2014...
Voltage noise is the main source of dynamic variability in integrated circuits and a major concern f...
In this work, an improved Current-Mode-Logic-based (CML) ring oscillator is designed for use in an ...
Timing jitter in clock signals presents a limitation to the performance of a variety of applications...
Thanks to their small area and multiphase output, ring oscillators (ROs) play important roles in man...
Improvements in circuit manufacturing have allowed, along the years, increasingly complex designs. ...
How much margin do we have to add to the delay lines of a bundled-data circuit? This paper is an att...
Les oscillateurs sont des blocs qui figurent dans presque tous les circuits. En effet,ils sont utili...
© 2017 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
This paper shows that, for a given power budget, a practical phase-locked loop (PLL)-based clock mul...
A common voltage-controlled oscillator (VCO) architecture used in the phase locked loop (PLL) is the...
Technology scaling enables lower supply voltages, but also increases power density of integrated cir...
© 2015 IEEE.Personal use of this material is permitted. Permission from IEEE must be obtained for al...
This project proposes to substitute the Clock of a circuit for a Ring Oscillator. This Ring Oscillat...
© 2019 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
Project (M.S., Electrical and Electronic Engineering)--California State University, Sacramento, 2014...
Voltage noise is the main source of dynamic variability in integrated circuits and a major concern f...
In this work, an improved Current-Mode-Logic-based (CML) ring oscillator is designed for use in an ...
Timing jitter in clock signals presents a limitation to the performance of a variety of applications...
Thanks to their small area and multiphase output, ring oscillators (ROs) play important roles in man...
Improvements in circuit manufacturing have allowed, along the years, increasingly complex designs. ...